DCP010505B, DCP010512B, DCP010515B DCP012405B, DCP010505DB, DCP010507DB, DCP010512DB DCP010515DB, DCP011512DB, DCP011515DB, DCP012415DB SBVS012H - DECEMBER 2000 - REVISED MAY 2019 # DCP01B Series 1-W, Isolated, Unregulated DC/DC Converter Modules ### 1 Features - 1-kV Isolation (operational): 1-second test - Continuous voltage applied across isolation barrier: 60 VDC / 42.5 VAC - Device-to-device synchronization - EN55022 Class B EMC performance - UL1950 Recognized Component - 7-Pin PDIP and 7-pin SOP packages # 2 Applications - · Signal path isolation - · Ground loop elimination - Data acquisition - Industrial control and instrumentation - Test equipment # 3 Description The DCP01B series is a family of 1-W, isolated, unregulated DC/DC converter modules. Requiring a minimum of external components and including onchip device protection, the DCP01B series of devices provide extra features such as output disable and synchronization of switching frequencies. This combination of features and small size makes the DCP01B series of devices suitable for a wide range of applications, and is an easy-to-use solution in applications requiring signal path isolation. **WARNING:** This product has operational isolation and is intended for signal isolation only. It should not be used as a part of a safety isolation circuit requiring reinforced isolation. See definitions in the *Feature Description* section. ### **Device Information (1)** | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|----------|---------------------| | DCD04D | PDIP (7) | 40.40 40.60 | | DCP01xxxxB | SOP (7) | 19.18 mm × 10.60 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. ### Single Output Block Diagram #### **Dual Output Block Diagram** # **Table of Contents** | 1 | Features 1 | 8.4 Device | Functional Modes | 16 | |---|--------------------------------------|--------------|-----------------------------|----| | 2 | Applications 1 | Application | and Implementation | 18 | | 3 | Description 1 | 9.1 Applicat | tion Information | 18 | | 4 | Revision History2 | 9.2 Typical | Application | 18 | | 5 | Device Comparison Table3 | 0 Power Sup | ply Recommendations | 21 | | 6 | Pin Configuration and Functions 4 | 1 Layout | | 22 | | 7 | Specifications5 | 11.1 Layout | t Guidelines | 22 | | • | 7.1 Absolute Maximum Ratings | 11.2 Layout | t Example | 22 | | | 7.2 ESD Ratings 5 | 2 Device and | Documentation Support | 24 | | | 7.3 Recommended Operating Conditions | 12.1 Device | Support | 24 | | | 7.4 Thermal Information5 | 12.2 Docum | nentation Support | 24 | | | 7.5 Electrical Characteristics | 12.3 Comm | unity Resources | 24 | | | 7.6 Switching Characteristics | 12.4 Relate | d Links | 25 | | | 7.7 Typical Characteristics | 12.5 Trader | marks | 25 | | 8 | Detailed Description 12 | 12.6 Electro | ostatic Discharge Caution | 25 | | • | 8.1 Overview | 12.7 Glossa | ary | 25 | | | 8.2 Functional Block Diagrams | 3 Mechanica | I, Packaging, and Orderable | | | | 8.3 Feature Description | Information | 1 | 25 | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision G (February 2017) to Revision H | Page | |--------------------------------------------------------------------------------------------------------------------------|------| | Added Light Load Operation (< 10%) section | 14 | | Added Load Regulation (10% to 100%) section | 14 | | Added Power-Up Characteristics section | | | Changes from Revision F (October 2015) to Revision G | Page | | Adjusted Operating temperature specification to "ambient temperature range, T <sub>A</sub> " in Reco<br>Conditions table | | | Changes from Revision E (December 2000) to Revision F | Page | | Added Dual Output Block Diagram | 1 | | Renamed pin "0V" to "COM" (output side common pin) in table | 4 | | Renamed pin "V <sub>S</sub> " to "+V <sub>S</sub> " (input voltage pin) in table | 4 | | • Renamed pin "0V" to "-Vs " (input side common pin) in table | 4 | | Added Recommended Operating Conditions table | 5 | | Added Thermal Information table | 5 | | Added information to the ISOLATION section of the Electrical Characteristics table | 6 | | Added <i>Isolation</i> section to the <i>Feature Description</i> section | 13 | | Added a typical application design to the Application Information section | 18 | | Added Power Supply Recommendations section | 21 | # 5 Device Comparison Table at $T_A = 25$ °C, +V<sub>S</sub> = nominal, $C_{IN} = 2.2 \mu F$ , $C_{OUT} = 0.1 \mu F$ , (unless otherwise noted) | DEVICE NUMBER | | INPUT<br>OLTAG<br>V <sub>S</sub> (V) | E | V <sub>NOM</sub> @ | OUTPUT<br>OLTAGI<br>O V <sub>S</sub> (TY<br>% LOA | E<br>'P) (V) | DEVICE<br>OUTPUT<br>CURRENT<br>(mA) <sup>(1)</sup> | LO.<br>REGUL<br>10% TO<br>LOA | ATION<br>0 100% | NO LOAD<br>CURRENT<br>I <sub>Q</sub> (mA)<br>0% LOAD | EFFICIENCY<br>(%)<br>100% LOAD | BARRIER CAPACITANCE C <sub>ISO</sub> (pF) V <sub>ISO</sub> = 750Vrms | |--------------------------------|------|--------------------------------------|------|--------------------|---------------------------------------------------|--------------|----------------------------------------------------|-------------------------------|-----------------|------------------------------------------------------|--------------------------------|----------------------------------------------------------------------| | | MIN | TYP | MAX | MIN | TYP | MAX | MAX | TYP | MAX | TYP | TYP | TYP | | DCP010505BP<br>DCP010505BP-U | | | | 4.75 | 5 | 5.25 | 200 | 19 | 31 | 20 | 80 | 3.6 | | DCP010505DBP<br>DCP010505DBP-U | | | | ±4.25 | ±5 | ±5.75 | 200(3) | 18 | 32 | 22 | 81 | 3.8 | | DCP010507DBP<br>DCP010507DBP-U | | | | ±5.75 | ±6.5 | ±7.25 | 153 <sup>(3)</sup> | 21 | 35 | 38 | 81 | 3.0 | | DCP010512BP<br>DCP010512BP-U | 4.5 | 5 | 5.5 | 11.4 | 12 | 12.6 | 83 | 21 | 38 | 29 | 85 | 5.1 | | DCP010512DBP<br>DCP010512DBP-U | | | | ±11.4 | ±12 | ±12.6 | 83 <sup>(3)</sup> | 19 | 37 | 40 | 82 | 4.0 | | DCP010515BP<br>DCP010515BP-U | | | | 14.25 | 15 | 15.75 | 66 | 26 | 42 | 34 | 82 | 3.8 | | DCP010515DBP<br>DCP010515DBP-U | | | | ±14.25 | ±15 | ±15.75 | 66 <sup>(3)</sup> | 19 | 41 | 42 | 85 | 4.7 | | DCP011512DBP<br>DCP011512DBP-U | 13.5 | 15 | 16.5 | ±11.4 | ±12 | ±12.6 | 83 | 11 | 39 | 19 | 78 | 2.5 | | DCP011515DBP<br>DCP011515DBP-U | 13.5 | 15 | 10.5 | ±14.25 | ±15 | ±15.75 | 66 <sup>(3)</sup> | 12 | 39 | 20 | 80 | 2.5 | | DCP012405BP<br>DCP012405BP-U | 21.6 | 24 | 26.4 | 4.75 | 5 | 5.25 | 200 | 13 | 23 | 14 | 77 | 2.5 | | DCP012415DBP<br>DCP012415DBP-U | | 24 | ∠0.4 | ±14.25 | ±15 | ±15.75 | 66 <sup>(3)</sup> | 10 | 35 | 17 | 76 | 3.8 | $P_{OUT(max)}$ = 1 W Load regulation = (V<sub>OUT</sub> at 10% load – V<sub>OUT</sub> at 100%)/V<sub>OUT</sub> at 75% load (2) $I_{OUT1} + I_{OUT2}$ # 6 Pin Configuration and Functions #### NVA and DUA Package 7-Pin PDIP and SOP (Single Output) (Top View) #### NVA and DUA Package 7-Pin PDIP and SOP (Dual Output) (Top View) ### **Pin Functions** | | PIN NUMBER | | | | |---------------------|-------------------|-----------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | PIN NAME | SINGLE-<br>OUTPUT | DUAL-<br>OUTPUT | I/O <sup>(1)</sup> | Description | | COM | _ | 5 | 0 | Output side common | | NC | 7 | _ | _ | No connection | | SYNC <sub>IN</sub> | 14 | 14 | 1 | Synchronization. Synchronize multiple devices by connecting the SYNC pins of each. Pulling this pin low disables the internal oscillator. | | SYNC <sub>OUT</sub> | 8 | 8 | 0 | Synchronization output. Unrectified transformer output | | +V <sub>OUT</sub> | 6 | 6 | 0 | Positive output voltage | | +V <sub>S</sub> | 1 | 1 | I | Input voltage | | -V <sub>OUT</sub> | 5 | 7 | 0 | Negative output voltage | | -V <sub>S</sub> | 2 | 2 | I | Input side common | (1) I = Input, O = Output # 7 Specifications ### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |--------------------|----------------------|-----|-----|------| | | 5-V input devices | | 7 | | | Input voltage | 15-V input devices | | 18 | V | | | 24-V input devices | | 29 | | | Lead temperature ( | soldering, 10 s) | | 270 | °C | | Storage temperatur | re, T <sub>stg</sub> | -60 | 125 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Flactrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±1000 | ., | | | | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±250 | V | <sup>1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |---------------|--------------------|------|-----|------|------| | Input voltage | 5-V input devices | 4.5 | 5 | 5.5 | | | | 15-V input devices | 13.5 | 15 | 16.5 | V | | | 24-V input devices | 21.6 | 24 | 26.4 | | | | | -40 | | 100 | °C | #### 7.4 Thermal Information | | | DCP01B | DCP01B | | |------------------------|----------------------------------------------|------------|-----------|------| | | THERMAL METRIC (1) | NVA (PDIP) | DUA (SOP) | UNIT | | | | 7 PINS | 7 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 61 | 61 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 26 | 26 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 24 | 24 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 7 | 7 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 24 | 24 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. <sup>2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 7.5 Electrical Characteristics at $T_A$ = 25°C, +V<sub>S</sub> = nominal, $C_{IN}$ = 2.2 $\mu$ F, $C_{OUT}$ = 0.1 $\mu$ F, (unless otherwise noted) | | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------|---------------------------------------------------------------------------------------------------|-----------------|------|-------|----------|-----------| | OUTPUT | | | | | | | | | Pout | Output power | I <sub>LOAD</sub> = 100% (full | | | 1 | W | | | V <sub>RIPPLE</sub> | Output voltage ripple | $C_{OUT} = 1 \mu F, I_{LOAD}$ | = 50% | | 20 | | $mV_{PP}$ | | | Voltage va Tagenagetina | -40°C ≤ T <sub>A</sub> ≤ 25°C | ; | | 0.046 | | %/°C | | | Voltage vs. Temperature | 25°C ≤ T <sub>A</sub> ≤ 100°C | ; | | 0.016 | | %/°C | | INPUT | | | | | | | | | Vs | Input voltage range | | | -10% | | 10% | | | ISOLATION | ON | | <u>.</u> | | | <u> </u> | | | | | | Voltage | 1 | | | kVrms | | ., | Isolation | 1-second flash test | dV/dt | | | 500 | V/s | | | | nasii tost | Leakage current | | | 30 | μΑ | | $V_{ISO}$ | | Continuous | DC | | | 60 | VDC | | | | working voltage across isolation barrier | AC | | | 42.5 | VAC | | LINE RE | GULATION | , , , , , , , , , , , , , , , , , , , | 1 | | | | | | | Outrout colleges | I <sub>OUT</sub> ≥ 10% load cu<br>constant,<br>V <sub>S</sub> (min) to V <sub>S</sub> (typ | | | 1% | 15% | | | V <sub>OUT</sub> | Output voltage | I <sub>OUT</sub> ≥ 10% load current and constant,<br>V <sub>S</sub> (typ) to V <sub>S</sub> (max) | | | 1% | 15% | | | RELIABI | LITY | | | | | | | | | Demonstrated | T <sub>A</sub> = 55°C | | | 55 | | FITS | | THERMA | L SHUTDOWN | | | | | | | | T <sub>SD</sub> | Die temperature at shutdown | | | | 150 | | °C | | I <sub>SD</sub> | Shutdown current | | | | 3 | | mA | ### 7.6 Switching Characteristics at $T_A = +25$ °C, $+V_S = nominal$ , $C_{IN} = 2.2 \mu F$ , $C_{OUT} = 0.1 \mu F$ , (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------------------|-------------------------|-----|-----|-----|------| | f <sub>OSC</sub> | Oscillator frequency | $f_{SW} = f_{OSC}/2$ | | 800 | | kHz | | V <sub>IL</sub> | Low-level input voltage, SYNC | | 0 | | 0.4 | V | | I <sub>SYNC</sub> | Input current, SYNC | V <sub>SYNC</sub> = 2 V | | 75 | | μΑ | | t <sub>DISABLE</sub> | Disable time | | | 2 | | μs | | C <sub>SYNC</sub> | Capacitance loading on SYNC pin <sup>(1)</sup> | External | | | 3 | pF | (1) The application report External Synchronization of the DCP01/02 Series of DC/DC Converters (SBAA035) describes this configuration. # 7.7 Typical Characteristics At $T_A = 25$ °C, $V_{+VS} = nominal$ , (unless otherwise noted) At $T_A = 25$ °C, $V_{+VS} = nominal$ , (unless otherwise noted) At $T_A = 25$ °C, $V_{+VS} = nominal$ , (unless otherwise noted) 14.0 13.5 13.0 Efficiency (%) 12.5 12.0 11.5 11.0 +V<sub>OUT</sub> 10.5 -V<sub>OUT</sub> 10.00 Load (%) Load (%) DCP010512DB DCP010512DB Figure 13. Load Regulation Figure 14. Efficiency vs Load 17.5 17.0 16.5 Output Voltage (V) Efficiency (%) 16.0 15.5 15.0 Load (%) Load (%) DCP010515B DCP010515B Figure 15. Load Regulation Figure 16. Load Regulation Efficiency (%) V<sub>OUT</sub> (V) +V<sub>OUT</sub> $-V_{OUT}$ Load (%) Load (%) DCP010515DB DCP010515DB Figure 17. Load Regulation Figure 18. Efficiency vs Load Figure 19. Load Regulation Figure 21. Load Regulation Figure 22. Efficiency vs Load Figure 24. Efficiency vs Load At $T_A = 25$ °C, $V_{+VS} =$ nominal, (unless otherwise noted) Figure 26. Efficiency vs Load ### 8 Detailed Description #### 8.1 Overview The DCP01B offers up to 1 W of isolated, unregulated output power from a 5-V, 15-V, or 24-V input source with a typical efficiency of up to 85%. This efficiency is achieved through highly integrated packaging technology and the implementation of a custom power stage and control device. The DCP01B devices are specified for operational isolation only. The circuit design uses an advanced BiCMOS and DMOS process. ### 8.2 Functional Block Diagrams Figure 27. Single Output Device Figure 28. Dual Output Device ### 8.3 Feature Description #### 8.3.1 Isolation Underwriters Laboratories, UL™ defines several classes of isolation that are used in modern power supplies. Safety extra low voltage (SELV) is defined by UL (UL1950 E199929) as a secondary circuit which is so designated and protected that under normal and single fault conditions the voltage between any two accessible parts, or between an accessible part and the equipment earthing terminal for operational isolation does not exceed steady state 42 V peak or $60 \text{ V}_{DC}$ for more than 1 second. #### 8.3.1.1 Operation or Functional Isolation Operational or functional isolation is defined by the use of a high-potential (hipot) test only. Typically, this isolation is defined as the use of insulated wire in the construction of the transformer as the primary isolation barrier. The hipot one-second duration test (dielectric voltage, withstand test) is a production test used to verify that the isolation barrier is functioning. Products with operational isolation should never be used as an element in a safety-isolation system. #### 8.3.1.2 Basic or Enhanced Isolation Basic or enhanced isolation is defined by specified creepage and clearance limits between the primary and secondary circuits of the power supply. Basic isolation is the use of an isolation barrier in addition to the insulated wire in the construction of the transformer. Input and output circuits must also be physically separated by specified distances. #### 8.3.1.3 Continuous Voltage For a device that has no specific safety agency approvals (operational isolation), the continuous voltage that can be applied across the part in normal operation is less than 42.4 $V_{RMS}$ , or 60 $V_{DC}$ . Ensure that both input and output voltages maintain normal SELV limits. The isolation test voltage represents a measure of immunity to transient voltages. ### **WARNING** Do not use the device as an element of a safety isolation system that exceeds the SELV limit. If the device is expected to function correctly with more than $42.4~V_{RMS}$ or $60~V_{DC}$ applied continuously across the isolation barrier, then the circuitry on both sides of the barrier must be regarded as operating at an unsafe voltage, and further isolation or insulation systems must form a barrier between these circuits and any user-accessible circuitry according to safety standard requirements. #### 8.3.1.4 Isolation Voltage The terms *Hipot test, flash-tested, withstand voltage, proof voltage, dielectric withstand voltage,* and *isolation test voltage* all describe a similar idea. They describe a test voltage applied for a specified time across a component designed to provide electrical isolation to verify the integrity of that isolation. Tl's DCP01B series of dc-dc converters are all 100% production tested at 1.0 kV<sub>AC</sub> for one second. #### 8.3.1.5 Repeated High-Voltage Isolation Testing Repeated high-voltage isolation testing of a barrier component can degrade the isolation capability, depending on materials, construction, and environment. The DCP01B series of dc-dc converters have toroidal, enameled, wire isolation transformers with no additional insulation between the primary and secondary windings. While a device can be expected to withstand several times the stated test voltage, the isolation capability depends on the wire insulation. Any material, including this enamel (typically polyurethane), is susceptible to eventual chemical degradation when subject to very-high applied voltages. Therefore, strictly limit the number of high-voltage tests and repeated high-voltage isolation testing. However, if it is absolutely required, reduce the voltage by 20% from specified test voltage with a duration limit of one second per test. SBVS012H - DECEMBER 2000 - REVISED MAY 2019 www.ti.com ### **Feature Description (continued)** #### 8.3.2 Power Stage The DCP01B series of devices uses a push-pull, center-tapped topology. The DCP01B devices switch at 400 kHz (divide-by-2 from an 800-kHz oscillator). #### 8.3.3 Oscillator And Watchdog Circuit The onboard, 800-kHz oscillator generates the switching frequency via a divide-by-2 circuit. The oscillator can be synchronized to other DCP01B series device circuits or an external source, and is used to minimize system noise. A watchdog circuit checks the operation of the oscillator circuit. The oscillator can be disabled by pulling the $SYNC_{IN}$ pin low. When the $SYNC_{IN}$ pin goes low, the output pins transition into tri-state mode, which occurs within 2 $\mu$ s. #### 8.3.4 Thermal Shutdown The DCP01B series of devices are protected by a thermal-shutdown circuit. If the on-chip temperature rises above 150°C, the device shuts down. Normal operation resumes as soon as the temperature falls below 150°C. While the over temperature condition continues, operation randomly cycles on and off. This cycling continues until the temperature is reduced. ### 8.3.5 Synchronization When more than one DC/DC converter is needed onboard, beat frequencies and other electrical interference can be generated. This interference occurs because of the small variations in switching frequencies between the DC/DC converters. The DCP01B series of devices overcomes this interference by allowing devices to synchronize to one another. Synchronize up to eight devices by connecting the SYNC pins of each device, taking care to minimize the capacitance of tracking. Stray capacitance (greater than 3 pF) reduces the switching frequency, or can sometimes stop the oscillator circuit. The maximum recommended voltage applied to the SYNC pin is 3.0 V. For an application that uses more than eight synchronized devices use an external device to drive the SYNC pins. The application report *External Synchronization of the DCP01/02 Series of DC/DC Converters* (SBAA035) describes this configuration. #### **NOTE** During the start-up period, all synchronized devices draw maximum current from the input simultaneously. If the input voltage falls below approximately 4 V, the devices may not start up. A 2.2- $\mu F$ capacitor should be connected close to each device input pin. #### 8.3.6 Light Load Operation (< 10%) Operation below 10% load can cause the output voltage to increase up to double the typical output voltage. For applications that operate less than 10% of rated output current, it is recommended to add a minimum load to ensure the output voltage of the device is within the load regulation range. For example, connect a 250- $\Omega$ preload resistor to meet the 10% minimum load condition for the DCP010505BP. #### 8.3.7 Load Regulation (10% to 100%) The load regulation of the DCP01B series of devices is specified at 10% to 100% load. Placing a minimum 10% load will ensure the output voltage is within the range specified in the *Electrical Characteristics* table. For more information regarding operation below 10% load, see the Light Load Operation (< 10%) section. ### **Feature Description (continued)** #### 8.3.8 Construction The basic construction of the DCP01B series of devices is the same as standard integrated circuits. The molded package contains no substrate. The DCP01B series of devices are constructed using an IC, rectifier diodes, and a wound magnetic toroid on a lead frame. Because the package contains no solder, the devices do not require any special printed circuit board (PCB) assembly processing. This architecture results in an isolated DC/DC converter with inherently high reliability. ### 8.3.9 Thermal Management Due to the high power density of these devices, it is advisable to provide ground planes on the input and output rails. ### 8.3.10 Power-Up Characteristics The DCP01B series of devices do not include a soft-start feature. Therefore, a high in-rush current during power up is expected. Refer to the DCPA1 series of devices for a 1-W, isolated, unregulated DC/DC converter module with soft-start included. Figure 29 shows the typical start-up waveform for a DCP010505BP, operating from a 5-V input with no load on the output. Figure 30 shows the start-up waveform for a DCP010505BP starting up into a 10% load. Figure 31 shows the start-up waveform starting up into a full (100%) load. #### 8.4 Device Functional Modes ### 8.4.1 Disable and Enable (SYNC<sub>IN</sub> pin) Each of the DCP01B series devices can be disabled or enabled by driving the SYNC $_{\rm IN}$ pin using an open drain CMOS gate. If the SYNC $_{\rm IN}$ pin is pulled low, the DCP01B becomes disabled. The disable time depends upon the external loading. The internal disable function is implemented within 2 $\mu$ s. Removal of the pull down causes the DCP01B to be enabled. Capacitive loading on the SYNC<sub>IN</sub> pin should be minimized (≤ 3 pF) in order to prevent a reduction in the oscillator frequency. The application report *External Synchronization of the DCP01/02 Series of DC/DC Converters* (SBAA035) describes disable and enable control circuitry. ### 8.4.2 Decoupling #### 8.4.2.1 Ripple Reduction The high switching frequency of 400 kHz allows simple filtering. To reduce ripple, it is recommended that a minimum of $1-\mu F$ capacitor be used on the $+V_{OUT}$ pin. For dual output devices, decouple both of the outputs to the COM pin. The required $2.2-\mu F$ , low ESR ceramic input capacitor also helps to reduce ripple and noise, (24-V input voltage versions require only $0.47~\mu F$ of input capacitance). See *DC-to-DC Converter Noise Reduction* (SBVA012). ### 8.4.2.2 Connecting the DCP01B in Series Multiple DCP01B isolated 1-W DC/DC converters can be connected in series to provide non-standard voltage rails. This configuration is possible by using the floating outputs provided by the galvanic isolation of the DCP01. Connect the $+V_{OUT}$ from one DCP01B to the $-V_{OUT}$ of another (see Figure 32). If the SYNC<sub>IN</sub> pins are tied together, the self-synchronization feature of the DCP01B prevents beat frequencies on the voltage rails. The synchronization feature of the DCP01B allows easy series connection without external filtering, thus minimizing cost. Figure 32. Multiple DCP01B Devices Connected in Series The outputs of a dual-output DCP01B can also be connected in series to provide two times the magnitude of +V<sub>OUT</sub>, as shown in Figure 33. For example, connect a dual-output, 15-V, DCP012415DB device to provide a 30-V rail. Figure 33. Dual Output Devices Connected in Series ### 8.4.2.3 Connecting the DCP01B in Parallel If the output power from one DCP01B is not sufficient, it is possible to parallel the outputs of multiple DCP01Bs, as shown in Figure 34, (applies to single output devices only). The synchronization feature allows easy synchronization to prevent power-rail beat frequencies at no additional filtering cost. Figure 34. Multiple DCP01B Devices Connected in Parallel # 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information ### 9.2 Typical Application Figure 35. Typical DCP010505 Application ### 9.2.1 Design Requirements For this design example, use the parameters listed in Table 1 and follow the design procedures shown in Detailed Design Procedure section. **PARAMETER VALUE** UNIT Input voltage ٧ 5 $V_{(+VS)}$ ٧ Output voltage 5 $V_{(+VOUT)}$ Output current rating 200 mΑ $I_{OUT}$ Operating frequency 400 kHz $f_{SW}$ **Table 1. Design Example Parameters** ### 9.2.2 DCP010505 Application Curves ### 9.2.3 Detailed Design Procedure ### 9.2.3.1 Input Capacitor For all 5-V and 15-V input voltage designs, select a $2.2-\mu F$ low-ESR ceramic input capacitor to ensure a good startup performance. 24-V input applications require only $0.47-\mu F$ of input capacitance. #### 9.2.3.2 Output Capacitor For any DCP01B design, select a 1.0-μF low-ESR ceramic output capacitor to reduce output ripple. ### 9.2.3.3 SYNC<sub>IN</sub> Pin In a stand-alone application, leave the SYNC<sub>IN</sub> pin floating. ### 9.2.4 PCB Design The copper losses (resistance and inductance) can be minimized by the use of mutual ground and power planes (tracks) where possible. If that is not possible, use wide tracks to reduce the losses. If several devices are being powered from a common power source, a star-connected system for the track must be deployed. Do not connect the devices in series, because that type of connection cascades the resistive losses. The position of the decoupling capacitors is important. They must be as close to the devices as possible in order to reduce losses. See the *PCB Layout* section for more details. ### 9.2.5 Decoupling Ceramic Capacitors All capacitors have losses because of internal equivalent series resistance (ESR), and to a lesser degree, equivalent series inductance (ESL). Values for ESL are not always easy to obtain. However, some manufacturers provide graphs of frequency versus capacitor impedance. These graphs typically show the capacitor impedance falling as frequency is increased (as shown in Figure 38). In Figure 38, $X_C$ is the reactance due to the capacitance, $X_L$ is the reactance due to the ESL, and $f_0$ is the resonant frequency. As the frequency increases, the impedance stops decreasing and begins to rise. The point of minimum impedance indicates the resonant frequency of the capacitor. This frequency is where the components of capacitance and inductance reactance are of equal magnitude. Beyond this point, the capacitor is not effective as a capacitor. Figure 38. Capacitor Impedance vs Frequency However, there is a 180° phase difference resulting in cancellation of the imaginary component. The resulting effect is that the impedance at the resonant point is the real part of the complex impedance, namely, the value of the ESR. The output capacitor's resonant frequency must be higher than the default switching frequency (800 kHz) of the device to properly decouple noise at and below the switching frequency. The effect of the ESR is to cause a voltage drop within the capacitor. The value of this voltage drop is simply the product of the ESR and the transient load current, as shown in Equation 1. $$V_{IN} = V_{PK} - (ESR \times I_{TR})$$ #### where - V<sub>IN</sub> is the voltage at the device input - V<sub>PK</sub> is the maximum value of the voltage on the capacitor during charge - I<sub>TR</sub> is the transient load current (1) The other factor that affects the performance is the value of the capacitance. However, for the input and the full wave outputs (single-output voltage devices), ESR is the dominant factor. ### 9.2.6 Input Capacitor and the Effects of ESR If the input decoupling capacitor is not ceramic (and has an ESR greater than $20~m\Omega$ ), then at the instant the power transistors switch on, the voltage at the input pins falls momentarily. If the voltage falls below approximately 4 V, the device detects an undervoltage condition and switches the internal drive circuits to a momentary off state. This detection is carried out as a precaution against a genuine low input voltage condition that could slow down or even stop the internal circuits from operating correctly. A slow-down or stoppage results in the drive transistors being turned on too long, causing saturation of the transformer and destruction of the device. Following detection of a low input voltage condition, the device switches off the internal drive circuits until the input voltage returns to a safe value, at which time the device tries to restart. If the input capacitor is still unable to maintain the input voltage, shutdown recurs. This process repeats until the input capacitor charges sufficiently to start the device correctly. Normal startup should occur in approximately 1 ms after power is applied to the device. If a considerably longer startup duration time is encountered, it is likely that either (or both) the input supply or the capacitors are not performing adequately. For 5-V to 15-V input devices, a $2.2 \cdot \mu F$ , low-ESR ceramic capacitor ensures good startup performance. For 24-V input voltage devices, $0.47 \cdot \mu F$ ceramic capacitors are recommended. Tantalum capacitors are not recommended, since most do not have low-ESR values and will degrade performance. If tantalum capacitors must be used, close attention must be paid to both the ESR and voltage as derated by the vendor. ### **NOTE** During the start-up period, these devices may draw maximum current from the input supply. If the input voltage falls below approximately 4 V, the devices may not start up. Connect a $2.2-\mu F$ ceramic capacitor close to the input pins. #### 9.2.7 Ripple and Noise A good quality, low-ESR ceramic capacitor placed as close as practical across the input reduces reflected ripple and ensures a smooth startup. A good quality, low-ESR ceramic capacitor placed as close as practical across the rectifier output terminal and output ground gives the best ripple and noise performance. See *DC-to-DC Converter Noise Reduction* (SBVA012), for more information on noise rejection. ### 9.2.7.1 Output Ripple Calculation Example The following example shows that increasing the capacitance has a much smaller effect on the output ripple voltage than does reducing the value of the ESR for the filter capacitor. To calculate the output ripple for a DCP010505 device: - V<sub>OUT</sub> = 5 V - I<sub>OUT</sub> = 0.2 A - At full output power, the load resistor is 25Ω - Ceramic output capacitor of 1μF, ESR of 0.1Ω - Capacitor discharge time 1% of 800 kHz (ripple frequency) $t_{DIS} = 0.0125 \ \mu s$ $\tau = C \times R_{LOAD}$ $\tau = 1 \times 10^{-6} \times 12.5 = 12.5 \ \mu s$ $V_{DIS} = V_{O}(1 - EXP(-t_{DIS}/\tau))$ $V_{DIS} = 5 \ mV$ By contrast, the voltage dropped because of ESR: $V_{ESR} = I_{LOAD} \times ESR$ $V_{ESR} = 20 \text{ mV}$ Ripple voltage = 25 mV ### 9.2.8 Dual DCP01B Output Voltage The voltage output for dual DCP01B devices is half wave rectified; therefore, the discharge time is 1.25 $\mu$ s. Repeating the above calculations using the 100% load resistance of 50 $\Omega$ (0.1 A per output), the results are: $τ = 25 \mu s$ $t_{DIS} = 1.25 \mu s$ $V_{DIS} = 244 \text{ mV}$ $V_{ESR} = 10 \text{ mV}$ Ripple Voltage = 133 mV This time, it is the capacitor discharging that contributes to the largest component of ripple. Changing the output filter to 10 $\mu$ F, and repeating the calculations, the result is: Ripple Voltage = 25 mV. This value is composed of almost equal components. The previous calculations are offered as a guideline only. Capacitor parameters usually have large tolerances and can be susceptible to environmental conditions. #### 9.2.9 Optimizing Performance Optimum performance can only be achieved if the device is correctly supported. The very nature of a switching converter requires power to be instantly available when it switches on. If the converter has DMOS switching transistors, the fast edges will create a high current demand on the input supply. This transient load placed on the input is supplied by the external input decoupling capacitor, thus maintaining the input voltage. Therefore, the input supply does not see this transient (this is an analogy to high-speed digital circuits). The positioning of the capacitor is critical and must be placed as close as possible to the input pins and connected via a low-impedance path. The optimum performance primarily depends on two factors: - · Connection of the input and output circuits for minimal loss. - The ability of the decoupling capacitors to maintain the input and output voltages at a constant level. ### 10 Power Supply Recommendations The DCP01B is a switching power supply, and as such can place high peak current demands on the input supply. In order to avoid the supply falling momentarily during the fast switching pulses, ground and power planes should be used to connect the power to the input of DCP01 device. If this connection is not possible, then the supplies must be connected in a star formation with the traces made as wide as possible. # 11 Layout ### 11.1 Layout Guidelines Due to the high power density of these devices, provide ground planes on the input and output rails. Figure 39 and Figure 40 show the schematic for the two DIP through-hole packages, and two SOP surface-mount packages for the DCP family of products which include DCP01B, DCP02, DCV01, DCR01, and DCR02. Figure 41 and Figure 42 illustrate a printed circuit board (PCB) layout for the schematics. Including input power and ground planes provides a low-impedance path for the input power. For the output, the COM signal connects via a ground plane, while the connections for the positive and negative voltage outputs conduct via wide traces in order to minimize losses. The output should be taken from the device using ground and power planes, thereby ensuring minimum losses. The location of the decoupling capacitors in close proximity to their respective pins ensures low losses due to the effects of stray inductance, thus improving the ripple performance. This location is of particular importance to the input decoupling capacitor, because this capacitor supplies the transient current associated with the fast switching waveforms of the power drive circuits. Allow the unused SYNC pin, to remain configured as a floating pad. It is advisable to place a guard ring (connected to input ground) or annulus connected around this pin to avoid any noise pick up. When connecting a SYNC pin to one or more SYNC design the linking trace to be short and narrow to avoid stray capacitance. Ensure that no other trace is in close proximity to this trace SYNC trace to decrease the stray capacitance on this pin. The stray capacitance affects the performance of the oscillator. ### 11.2 Layout Example Figure 39. PCB Schematic, P Package Figure 40. PCB Schematic, U Package # **Layout Example (continued)** Figure 41. PCB Layout Example, Component-Side View Figure 42. PCB Layout Example, Non-Component-Side View # 12 Device and Documentation Support ### 12.1 Device Support #### 12.1.1 Device Nomenclature Figure 43. Supplemental Ordering Information ### 12.2 Documentation Support #### 12.2.1 Related Documentation DC-to-DC Converter Noise Reduction (SBVA012) External Synchronization of the DCP01/02 Series of DC/DC Converters (SBAA035) Optimizing Performance of the DCP01/02 Series of DC/DC Converters (SBVA013) ### 12.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.4 Related Links Table 2 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 2. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |-------------|----------------|--------------|---------------------|---------------------|---------------------| | DCP010505B | Click here | Click here | Click here | Click here | Click here | | DCP010512B | Click here | Click here | Click here | Click here | Click here | | DCP010515B | Click here | Click here | Click here | Click here | Click here | | DCP012405B | Click here | Click here | Click here | Click here | Click here | | DCP010505DB | Click here | Click here | Click here | Click here | Click here | | DCP010507DB | Click here | Click here | Click here | Click here | Click here | | DCP010512DB | Click here | Click here | Click here | Click here | Click here | | DCP010515DB | Click here | Click here | Click here | Click here | Click here | | DCP011512DB | Click here | Click here | Click here | Click here | Click here | | DCP011515DB | Click here | Click here | Click here | Click here | Click here | | DCP012415DB | Click here | Click here | Click here | Click here | Click here | #### 12.5 Trademarks E2E is a trademark of Texas Instruments. Underwriters Laboratories, UL are trademarks of UL LLC. All other trademarks are the property of their respective owners. # 12.6 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. # 12.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 1-Apr-2019 ### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |--------------------|--------|--------------|--------------------|------|----------------|-------------------|------------------|---------------------|--------------|----------------------|---------| | DCP010505BP | ACTIVE | PDIP | NVA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 100 | DCP010505BP | Sample | | DCP010505BP-U | ACTIVE | SOP | DUA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP010505BP-U | Sample | | DCP010505BP-U/700 | ACTIVE | SOP | DUA | 7 | 700 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP010505BP-U | Sample | | DCP010505BP-U/7E4 | ACTIVE | SOP | DUA | 7 | 700 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP010505BP-U | Sample | | DCP010505BP-UE4 | ACTIVE | SOP | DUA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP010505BP-U | Sample | | DCP010505DBP | ACTIVE | PDIP | NVA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 100 | DCP010505DBP | Sample | | DCP010505DBP-U | ACTIVE | SOP | DUA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP010505DBP-U | Sample | | DCP010505DBP-U/700 | ACTIVE | SOP | DUA | 7 | 700 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP010505DBP-U | Sample | | DCP010505DBP-U/7E4 | ACTIVE | SOP | DUA | 7 | 700 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP010505DBP-U | Sample | | DCP010507DBP-U/7E4 | ACTIVE | SOP | DUA | 7 | 700 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP010507DBP-U | Sample | | DCP010507DBP-UE4 | ACTIVE | SOP | DUA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP010507DBP-U | Sample | | DCP010507DBPE4 | ACTIVE | PDIP | NVA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 100 | DCP010507DBP | Sample | | DCP010512BP | ACTIVE | PDIP | NVA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 100 | DCP010512BP | Sample | | DCP010512BP-U | ACTIVE | SOP | DUA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP010512BP-U | Sample | | DCP010512BP-U/700 | ACTIVE | SOP | DUA | 7 | 700 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP010512BP-U | Sample | | DCP010512DBP | ACTIVE | PDIP | NVA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 100 | DCP010512DBP | Sample | | DCP010512DBP-U | ACTIVE | SOP | DUA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP010512DBP-U | Sample | www.ti.com 1-Apr-2019 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |--------------------|--------|--------------|--------------------|------|----------------|-------------------|------------------|---------------------|--------------|----------------------|---------| | DCP010512DBP-U/700 | ACTIVE | SOP | DUA | 7 | 700 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP010512DBP-U | Samples | | DCP010512DBPE4 | ACTIVE | PDIP | NVA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 100 | DCP010512DBP | Samples | | DCP010515BP | ACTIVE | PDIP | NVA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 100 | DCP010515BP | Samples | | DCP010515BP-U | ACTIVE | SOP | DUA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP010515BP-U | Samples | | DCP010515BP-U/700 | ACTIVE | SOP | DUA | 7 | 700 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP010515BP-U | Samples | | DCP010515DBP | ACTIVE | PDIP | NVA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 100 | DCP010515DBP | Samples | | DCP010515DBP-U | ACTIVE | SOP | DUA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP010515DBP-U | Samples | | DCP010515DBP-U/700 | ACTIVE | SOP | DUA | 7 | 700 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP010515DBP-U | Samples | | DCP011512DBP | ACTIVE | PDIP | NVA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 100 | DCP011512DBP | Samples | | DCP011512DBP-U | ACTIVE | SOP | DUA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP011512DBP-U | Samples | | DCP011515DBP | ACTIVE | PDIP | NVA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 100 | DCP011515DBP | Samples | | DCP011515DBP-U | ACTIVE | SOP | DUA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP011515DBP-U | Samples | | DCP011515DBP-U/700 | ACTIVE | SOP | DUA | 7 | 700 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP011515DBP-U | Samples | | DCP012405BP | ACTIVE | PDIP | NVA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 100 | DCP012405BP | Samples | | DCP012405BP-U | ACTIVE | SOP | DUA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP012405BP-U | Samples | | DCP012415DBP | ACTIVE | PDIP | NVA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 100 | DCP012415DBP | Samples | | DCP012415DBP-U | ACTIVE | SOP | DUA | 7 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP012415DBP-U | Samples | | DCP012415DBP-U/700 | ACTIVE | SOP | DUA | 7 | 700 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-3-260C-168 HR | -40 to 100 | DCP012415DBP-U | Samples | # PACKAGE OPTION ADDENDUM 1-Apr-2019 (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. - NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 (0,25). - Lead shoulder maximum dimension does not include dambar protrusions. Dambar protrusions shall not exceed exceed 0.010 (0,25). - E. Distance between leads including dambar protrusions to be 0.005 (0,13) minimum. - F. A visual index feature must be located within the cross—hatched area. - G. For automatic insertion, any raised irregularity on the top surface (step, mesa, etc.) shall be symmetrical about the lateral and longitudinal package centerlines. - H. Power pin connections should be two or more vias per input, ground and output pin. NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Dimensions are measured with the package seated in JEDEC seating plane gauge GS-3. - Dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 (0,25). - Dimensions measured with the leads constrained to be perpendicular to Datum C. - Dimensions are measured at the lead tips with the leads unconstrained. - G. Pointed or rounded lead tips are preferred to ease insertion. - Lead shoulder maximum dimension does not include dambar protrusions. Dambar protrusions shall not exceed 0.010 (0,25). - I. Distance between leads including dambar protrusions to be 0.005 (0,13) minimum. - J. A visual index feature must be located within the cross—hatched area. - K. For automatic insertion, any raised irregularity on the top surface (step, mesa, etc.) shall be symmetrical about the lateral and longitudinal package centerlines. - L. Falls within JEDEC MS-001-AA. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated