### **Freescale Semiconductor** Data Sheet: Advance Information Document Number: MCF52259 Rev. 0, 12/2008 ## MCF52259 # MCF52259 ColdFire Microcontroller The MCF52259 is a member of the ColdFire<sup>®</sup> family of reduced instruction set computing (RISC) microprocessors. This document provides an overview of the 32-bit MCF52259 microcontroller, focusing on its highly integrated and diverse feature set. This 32-bit device is based on the Version 2 ColdFire core operating at a frequency up to 80 MHz, offering high performance and low power consumption. On-chip memories connected tightly to the processor core include up to 512 Kbytes of flash memory and 64 Kbytes of static random access memory (SRAM). On-chip modules include: - V2 ColdFire core delivering 76 MIPS (Dhrystone 2.1) at 80 MHz running from internal flash memory with Enhanced Multiply Accumulate (MAC) Unit and hardware divider - Cryptography Acceleration Unit (CAU) - Fast Ethernet controller (FEC) - Mini-FlexBus external bus interface available on 144 pin packages - Universal Serial Bus On-The-Go (USBOTG) - · USB Transceiver - FlexCAN controller area network (CAN) module - Three universal asynchronous/synchronous receiver/transmitters (UARTs) - Two inter-integrated circuit (I2C<sup>TM</sup>) bus interface modules - Queued serial peripheral interface (QSPI) module - Eight-channel 12-bit fast analog-to-digital converter (ADC) with simultaneous sampling - Four-channel direct memory access (DMA) controller - Four 32-bit input capture/output compare timers with DMA support (DTIM) - Four-channel general-purpose timer (GPT) capable of input capture/output compare, pulse width modulation (PWM), and pulse accumulation - Eight-channel/Four-channel, 8-bit/16-bit pulse width modulation timer - Two 16-bit periodic interrupt timers (PITs) - Real-time clock (RTC) module with 32 kHz crystal - Programmable software watchdog timer - Secondary watchdog timer with independent clock - Interrupt controller capable of handling 57 sources - Clock module with 8 MHz on-chip relaxation oscillator and integrated phase-locked loop (PLL) - Test access/debug port (JTAG, BDM) This document contains information on a new product. Specifications and information herein are subject to change without notice. © Freescale Semiconductor, Inc., 2008. All rights reserved. ## **Table of Contents** | 1 | Fami | ly Configurations | | 2.10 | Fast Ethernet Timing Specifications | . 26 | |---|-------|--------------------------------------------------|---|------|-----------------------------------------------------|------| | | 1.1 | Block Diagram4 | | 2.11 | General Purpose I/O Timing | . 28 | | | 1.2 | Features | | 2.12 | Reset Timing | . 29 | | 2 | Elect | trical Characteristics | | 2.13 | I <sup>2</sup> C Input/Output Timing Specifications | . 30 | | | 2.1 | Maximum Ratings | | 2.14 | Analog-to-Digital Converter (ADC) Parameters | . 31 | | | 2.2 | Current Consumption | | 2.15 | Equivalent Circuit for ADC Inputs | . 32 | | | 2.3 | Thermal Characteristics | | 2.16 | DMA Timers Timing Specifications | . 33 | | | 2.4 | Flash Memory Characteristics | | 2.17 | QSPI Electrical Specifications | . 33 | | | 2.5 | ESD Protection | | 2.18 | JTAG and Boundary Scan Timing | . 34 | | | 2.6 | DC Electrical Specifications | | 2.19 | Debug AC Timing Specifications | . 36 | | | 2.7 | Clock Source Electrical Specifications | 3 | Mech | nanical Outline Drawings | . 37 | | | 2.8 | USB Operation | | 3.1 | 100-pin LQFP Package | . 38 | | | 2.9 | Mini-FlexBus External Interface Specifications26 | 4 | | sion History | | **Table 1. MCF52259 Family Configurations** | Module | 52252 | 52254 | 52255 | 52256 | 52258 | 52259 | |-----------------------------------------------------------------------------------------------------------------|------------|------------------------|------------------------------|------------|-----------------------|------------------------------| | Version 2 ColdFire Core with eMAC (Enhanced multiply-accumulate unit) and CAU (Cryptographic acceleration unit) | • | • | • | • | • | • | | System Clock | up to 66 c | or 80 MHz <sup>1</sup> | up to<br>80 MHz <sup>1</sup> | up to 66 o | r 80 MHz <sup>1</sup> | up to<br>80 MHz <sup>1</sup> | | Performance (Dhrystone 2.1 MIPS) | | | up to 6 | 3 or 76 | | 1 | | Flash | 256 KB | 512 KB | 512 KB | 256 KB | 512 KB | 512 KB | | Static RAM (SRAM) | 32 KB | 64 KB | 64 KB | 32 / 64 KB | 64 KB | 64 KB | | Two Interrupt Controllers (INTC) | • | • | • | • | • | • | | Fast Analog-to-Digital Converter (ADC) | • | • | • | • | • | • | | USB On-The-Go (USB OTG) | • | • | • | • | • | • | | Mini-FlexBus external bus interface | _ | _ | _ | • | • | • | | Fast Ethernet Controller (FEC) | • | • | • | • | • | • | | Random Number Generator and<br>Cryptographic Acceleration Unit (CAU) | _ | _ | • | _ | _ | • | | FlexCAN 2.0B Module | Varies | Varies | • | Varies | Varies | • | | Four-channel Direct-Memory Access (DMA) | • | • | • | • | • | • | | Software Watchdog Timer (WDT) | • | • | • | • | • | • | | Secondary Watchdog Timer | • | • | • | • | • | • | | Two-channel Periodic Interrupt Timer (PIT) | 2 | 2 | 2 | 2 | 2 | 2 | | Four-Channel General Purpose Timer (GPT) | • | • | • | • | • | • | | 32-bit DMA Timers | 4 | 4 | 4 | 4 | 4 | 4 | | QSPI | • | • | • | • | • | • | | UART(s) | 3 | 3 | 3 | 3 | 3 | 3 | | I <sup>2</sup> C | 2 | 2 | 2 | 2 | 2 | 2 | | Eight/Four-channel 8/16-bit PWM Timer | • | • | • | • | • | • | | General Purpose I/O Module (GPIO) | • | • | • | • | • | • | | Chip Configuration and Reset Controller Module | • | • | • | • | • | • | | Background Debug Mode (BDM) | • | • | • | • | • | • | | JTAG - IEEE 1149.1 Test Access Port | • | • | • | • | • | • | | Package | | 100 LQFP | ı | 144 LQ | FP or 144 M | APBGA | | 4 | | | | • | | | <sup>&</sup>lt;sup>1</sup> 66 MHz = 63 MIPS; 80 MHz = 76 MIPS ## 1.1 Block Diagram Figure 1 shows a top-level block diagram of the device. Package options for this family are described later in this document. Figure 1. Block Diagram #### 1.2 Features This document contains information on a new product under development. Freescale reserves the right to change or discontinue this product without notice. Specifications and information herein are subject to change without notice. #### 1.2.1 Feature Overview The MCF52259 family includes the following features: - Version 2 ColdFire variable-length RISC processor core - Static operation - 32-bit address and data paths on-chip - Up to 80 MHz processor core frequency MCF52259 ColdFire Microcontroller, Rev. 0 - 40 MHz or 33 MHz off-platform bus frequency - Sixteen general-purpose, 32-bit data and address registers - Implements ColdFire ISA\_A with extensions to support the user stack pointer register and four new instructions for improved bit processing (ISA\_A+) - Enhanced Multiply-Accumulate (EMAC) unit with four 32-bit accumulators to support $16 \times 16 \rightarrow 32$ or $32 \times 32 \rightarrow 32$ operations - Cryptographic Acceleration Unit (CAU) - Tightly-coupled coprocessor to accelerate software-based encryption and message digest functions - Support for DES, 3DES, AES, MD5, and SHA-1 algorithms - System debug support - Real-time trace for determining dynamic execution path - Background debug mode (BDM) for in-circuit debugging (DEBUG\_B+) - Real-time debug support, with six hardware breakpoints (4 PC, 1 address and 1 data) configurable into a 1- or 2-level trigger - On-chip memories - Up to 64-Kbyte dual-ported SRAM on CPU internal bus, supporting core, DMA, and USB access with standby power supply support for the first 16 Kbytes - Up to 512 Kbytes of interleaved flash memory supporting 2-1-1-1 accesses - Power management - Fully static operation with processor sleep and whole chip stop modes - Rapid response to interrupts from the low-power sleep mode (wake-up feature) - Clock enable/disable for each peripheral when not used (except backup watchdog timer) - Software controlled disable of external clock output for low-power consumption - FlexCAN 2.0B module - Based on and includes all existing features of the Freescale TouCAN module - Full implementation of the CAN protocol specification version 2.0B - Standard data and remote frames (up to 109 bits long) - Extended data and remote frames (up to 127 bits long) - Zero to eight bytes data length - Programmable bit rate up to 1 Mbit/sec - Flexible message buffers (MBs), totalling up to 16 message buffers of 0–8 byte data length each, configurable as Rx or Tx, all supporting standard and extended messages - Unused MB space can be used as general purpose RAM space - Listen-only mode capability - Content-related addressing - No read/write semaphores - Three programmable mask registers: global for MBs 0–13, special for MB14, and special for MB15 - Programmable transmit-first scheme: lowest ID or lowest buffer number - Time stamp based on 16-bit free-running timer - Global network time, synchronized by a specific message - Maskable interrupts - Universal Serial Bus On-The-Go (USB OTG) dual-mode host and device controller - Full-speed / low-speed host controller - USB 1.1 and 2.0 compliant full-speed / low speed device controller - 16 bidirectional end points - DMA or FIFO data stream interfaces - Low power consumption - OTG protocol logic - Fast Ethernet controller (FEC) - 10/100 BaseT/TX capability, half duplex or full duplex - On-chip transmit and receive FIFOs - Built-in dedicated DMA controller - Memory-based flexible descriptor rings - Mini-FlexBus - External bus interface available on 144 pin packages - Supports glueless interface with 8-bit ROM/flash/SRAM/simple slave peripherals. Can address up to 2 Mbytes of addresses - 2 chip selects (FB\_CS[1:0]) - Non-multiplexed mode: 8-bit dedicated data bus, 20-bit address bus - Multiplexed mode: 16-bit data and 20-bit address bus - FB CLK output to support synchronous memories - Programmable base address, size, and wait states to support slow peripherals - Operates at up to 40 MHz (bus clock) in 1:2 mode or up to 80 MHz (core clock) in 1:1 mode - Three universal asynchronous/synchronous receiver transmitters (UARTs) - 16-bit divider for clock generation - Interrupt control logic with maskable interrupts - DMA support - Data formats can be 5, 6, 7 or 8 bits with even, odd, or no parity - Up to two stop bits in 1/16 increments - Error-detection capabilities - Modem support includes request-to-send (RTS) and clear-to-send (CTS) lines for two UARTs - Transmit and receive FIFO buffers - Two I<sup>2</sup>C modules - Interchip bus interface for EEPROMs, LCD controllers, A/D converters, and keypads - Fully compatible with industry-standard I<sup>2</sup>C bus - Master and slave modes support multiple masters - Automatic interrupt generation with programmable level - Queued serial peripheral interface (QSPI) - Full-duplex, three-wire synchronous transfers - Up to three chip selects available - Master mode operation only - Programmable bit rates up to half the CPU clock frequency - Up to 16 pre-programmed transfers - Fast analog-to-digital converter (ADC) - Eight analog input channels - 12-bit resolution - Minimum 1.125 μs conversion time - Simultaneous sampling of two channels for motor control applications - Single-scan or continuous operation - Optional interrupts on conversion complete, zero crossing (sign change), or under/over low/high limit - Unused analog channels can be used as digital I/O MCF52259 ColdFire Microcontroller, Rev. 0 - Four 32-bit timers with DMA support - 12.5 ns resolution at 80 MHz - Programmable sources for clock input, including an external clock option - Programmable prescaler - Input capture capability with programmable trigger edge on input pin - Output compare with programmable mode for the output pin - Free run and restart modes - Maskable interrupts on input capture or output compare - DMA trigger capability on input capture or output compare - · Four-channel general purpose timer - 16-bit architecture - Programmable prescaler - Output pulse-widths variable from microseconds to seconds - Single 16-bit input pulse accumulator - Toggle-on-overflow feature for pulse-width modulator (PWM) generation - One dual-mode pulse accumulation channel - Pulse-width modulation timer - Support for PCM mode (resulting in superior signal quality compared to conventional PWM) - Operates as eight channels with 8-bit resolution or four channels with 16-bit resolution - Programmable period and duty cycle - Programmable enable/disable for each channel - Software selectable polarity for each channel - Period and duty cycle are double buffered. Change takes effect when the end of the current period is reached (PWM counter reaches zero) or when the channel is disabled. - Programmable center or left aligned outputs on individual channels - Four clock sources (A, B, SA, and SB) provide for a wide range of frequencies - Emergency shutdown - Two periodic interrupt timers (PITs) - 16-bit counter - Selectable as free running or count down - Real-Time Clock (RTC) - Maintains system time-of-day clock - Provides stopwatch and alarm interrupt functions - Software watchdog timer - 32-bit counter - Low-power mode support - Backup watchdog timer (BWT) - Independent timer that can be used to help software recover from runaway code - 16-bit counter - Low-power mode support - Clock generation features - Twelve to 48 MHz crystal, 8 MHz on-chip trimmed relaxation oscillator, or external oscillator reference options - Two to 10 MHz reference frequency for normal PLL mode with a pre-divider programmable from 1 to 8 - System can be clocked from PLL or directly from crystal oscillator or relaxation oscillator - Low power modes supported - $2^n$ (n $\leq 0 \leq 15$ ) low-power divider for extremely low frequency operation - Interrupt controller - Uniquely programmable vectors for all interrupt sources - Fully programmable level and priority for all peripheral interrupt sources - Seven external interrupt signals with fixed level and priority - Unique vector number for each interrupt source - Ability to mask any individual interrupt source or all interrupt sources (global mask-all) - Support for hardware and software interrupt acknowledge (IACK) cycles - Combinatorial path to provide wake-up from low-power modes - DMA controller - Four fully programmable channels - Dual-address transfer support with 8-, 16-, and 32-bit data capability, along with support for 16-byte (4×32-bit) burst transfers - Source/destination address pointers that can increment or remain constant - 24-bit byte transfer counter per channel - Auto-alignment transfers supported for efficient block movement - Bursting and cycle-steal support - Software-programmable DMA requests for the UARTs (3) and 32-bit timers (4) - Channel linking support - Reset - Separate reset in and reset out signals - Seven sources of reset: - Power-on reset (POR) - External - Software - Watchdog - Loss of clock / loss of lock - Low-voltage detection (LVD) - JTAG - Status flag indication of source of last reset - Chip configuration module (CCM) - System configuration during reset - Selects one of six clock modes - Configures output pad drive strength - Unique part identification number and part revision number - General purpose I/O interface - Up to 56 bits of general purpose I/O on 100-pin package - Up to 96 bits of general purpose I/O on 144-pin package - Bit manipulation supported via set/clear functions - Programmable drive strengths - Unused peripheral pins may be used as extra GPIO - JTAG support for system level board testing #### 1.2.2 V2 Core Overview The version 2 ColdFire processor core is comprised of two separate pipelines decoupled by an instruction buffer. The two-stage instruction fetch pipeline (IFP) is responsible for instruction-address generation and instruction fetch. The instruction buffer is a first-in-first-out (FIFO) buffer that holds prefetched instructions awaiting execution in the operand execution pipeline (OEP). The OEP includes two pipeline stages. The first stage decodes instructions and selects operands (DSOC); the second stage (AGEX) performs instruction execution and calculates operand effective addresses, if needed. The V2 core implements the ColdFire instruction set architecture revision A+ with support for a separate user stack pointer register and four new instructions to assist in bit processing. Additionally, the core includes the enhanced multiply-accumulate (EMAC) unit for improved signal processing capabilities. The EMAC implements a three-stage arithmetic pipeline, optimized for 32x32 bit operations, with support for four 48-bit accumulators. Supported operands include 16- and 32-bit signed and unsigned integers, signed fractional operands, and a complete set of instructions to process these data types. The EMAC provides support for execution of DSP operations within the context of a single processor at a minimal hardware cost. ## 1.2.3 Integrated Debug Module The ColdFire processor core debug interface is provided to support system debugging with low-cost debug and emulator development tools. Through a standard debug interface, access to debug information and real-time tracing capability is provided on 144-lead packages. This allows the processor and system to be debugged at full speed without the need for costly in-circuit emulators. The on-chip breakpoint resources include a total of nine programmable 32-bit registers: an address and an address mask register, a data and a data mask register, four PC registers, and one PC mask register. These registers can be accessed through the dedicated debug serial communication channel or from the processor's supervisor mode programming model. The breakpoint registers can be configured to generate triggers by combining the address, data, and PC conditions in a variety of single- or dual-level definitions. The trigger event can be programmed to generate a processor halt or initiate a debug interrupt exception. This device implements revision B+ of the ColdFire Debug Architecture. The processor's interrupt servicing options during emulator mode allow real-time critical interrupt service routines to be serviced while processing a debug interrupt event. This ensures the system continues to operate even during debugging. To support program trace, the V2 debug module provides processor status (PST[3:0]) and debug data (DDATA[3:0]) ports. These buses and the PSTCLK output provide execution status, captured operand data, and branch target addresses defining processor activity at the CPU's clock rate. The device includes a new debug signal, ALLPST. This signal is the logical AND of the processor status (PST[3:0]) signals and is useful for detecting when the processor is in a halted state (PST[3:0] = 1111). The full debug/trace interface is available only on the 144-pin packages. However, every product features the dedicated debug serial communication channel (DSI, DSO, DSCLK) and the ALLPST signal. #### 1.2.4 JTAG The processor supports circuit board test strategies based on the Test Technology Committee of IEEE and the Joint Test Action Group (JTAG). The test logic includes a test access port (TAP) consisting of a 16-state controller, an instruction register, and three test registers (a 1-bit bypass register, a boundary-scan register, and a 32-bit ID register). The boundary scan register links the device's pins into one shift register. Test logic, implemented using static logic design, is independent of the device system logic. The device implementation can: - Perform boundary-scan operations to test circuit board electrical continuity - Sample system pins during operation and transparently shift out the result in the boundary scan register - Bypass the device for a given circuit board test by effectively reducing the boundary-scan register to a single bit - Disable the output drive to pins during circuit-board testing - Drive output pins to stable levels ## 1.2.5 On-Chip Memories #### 1.2.5.1 SRAM The dual-ported SRAM module provides a general-purpose 64-Kbyte memory block that the ColdFire core can access in a single cycle. The location of the memory block can be set to any 64-Kbyte boundary within the 4-Gbyte address space. This memory is ideal for storing critical code or data structures and for use as the system stack. Because the SRAM module is physically connected to the processor's high-speed local bus, it can quickly service core-initiated accesses or memory-referencing commands from the debug module. The SRAM module is also accessible by the DMA, FEC, and USB. The dual-ported nature of the SRAM makes it ideal for implementing applications with double-buffer schemes, where the processor and a DMA device operate in alternate regions of the SRAM to maximize system performance. #### 1.2.5.2 Flash Memory The ColdFire flash module (CFM) is a non-volatile memory (NVM) module that connects to the processor's high-speed local bus. The CFM is constructed with four banks of 64-Kbyte×16-bit flash memory arrays to generate 512 Kbytes of 32-bit flash memory. These electrically erasable and programmable arrays serve as non-volatile program and data memory. The flash memory is ideal for program and data storage for single-chip applications, allowing for field reprogramming without requiring an external high voltage source. The CFM interfaces to the ColdFire core through an optimized read-only memory controller that supports interleaved accesses from the 2-cycle flash memory arrays. A backdoor mapping of the flash memory is used for all program, erase, and verify operations, as well as providing a read datapath for the DMA. Flash memory may also be programmed via the EzPort, which is a serial flash memory programming interface that allows the flash memory to be read, erased and programmed by an external controller in a format compatible with most SPI bus flash memory chips. ## 1.2.6 Cryptographic Acceleration Unit The MCF52235 device incorporates two hardware accelerators for cryptographic functions. First, the CAU is a coprocessor tightly-coupled to the V2 ColdFire core that implements a set of specialized operations to increase the throughput of software-based encryption and message digest functions, specifically the DES, 3DES, AES, MD5 and SHA-1 algorithms. Second, a random number generator provides FIPS-140 compliant 32-bit values to security processing routines. Both modules supply critical acceleration to software-based cryptographic algorithms at a minimal hardware cost. ## 1.2.7 Power Management The device incorporates several low-power modes of operation entered under program control and exited by several external trigger events. An integrated power-on reset (POR) circuit monitors the input supply and forces an MCU reset as the supply voltage rises. The low voltage detector (LVD) monitors the supply voltage and is configurable to force a reset or interrupt condition if it falls below the LVD trip point. The RAM standby switch provides power to RAM when the supply voltage to the chip falls below the standby battery voltage. #### 1.2.8 FlexCAN The FlexCAN module is a communication controller implementing version 2.0 of the CAN protocol parts A and B. The CAN protocol can be used as an industrial control serial data bus, meeting the specific requirements of reliable operation in a harsh EMI environment with high bandwidth. This instantiation of FlexCAN has 16 message buffers. #### 1.2.9 Mini-FlexBus A multi-function external bus interface called the Mini-FlexBus is provided on the device with basic functionality of interfacing to slave-only devices with a maximum slave bus frequency up to 40 MHz in 1:2 mode and 80 MHz in 1:1 mode. It can be directly connected to the following asynchronous or synchronous devices with little or no additional circuitry: - External ROMs - · Flash memories - Gate-array logic - Other simple target (slave) devices The Mini-FlexBus is a subset of the FlexBus module found on higher-end ColdFire microprocessors. The Mini-FlexBus minimizes package pin-outs while maintaining a high level of configurability and functionality. #### 1.2.10 USB On-The-Go Controller The device includes a Universal Serial Bus On-The-Go (USB OTG) dual-mode controller. USB is a popular standard for connecting peripherals and portable consumer electronic devices such as digital cameras and handheld computers to host PCs. The OTG supplement to the USB specification extends USB to peer-to-peer application, enabling devices to connect directly to each other without the need for a PC. The dual-mode controller on the device can act as a USB OTG host and as a USB device. It also supports full-speed and low-speed modes. ### 1.2.11 Fast Ethernet Controller (FEC) The Ethernet media access controller (MAC) supports 10 and 100 Mbps Ethernet/IEEE 802.3 networks. An external transceiver interface and transceiver function are required to complete the interface to the media. The FEC supports three different standard MAC-PHY (physical) interfaces for connection to an external Ethernet transceiver. The FECs supports the 10/100 Mbps MII, and the 10 Mbps-only 7-wire interface. #### 1.2.12 **UARTs** The device has three full-duplex UARTs that function independently. The three UARTs can be clocked by the system bus clock, eliminating the need for an external clock source. On smaller packages, the third UART is multiplexed with other digital I/O functions. ## 1.2.13 I<sup>2</sup>C Bus The processor includes two I<sup>2</sup>C modules. The I<sup>2</sup>C bus is an industry-standard, two-wire, bidirectional serial bus that provides a simple, efficient method of data exchange and minimizes the interconnection between devices. This bus is suitable for applications requiring occasional communications over a short distance between many devices. #### 1.2.14 QSPI The queued serial peripheral interface (QSPI) provides a synchronous serial peripheral interface with queued transfer capability. It allows up to 16 transfers to be queued at once, minimizing the need for CPU intervention between transfers. #### 1.2.15 Fast ADC The fast ADC consists of an eight-channel input select multiplexer and two independent sample and hold (S/H) circuits feeding separate 12-bit ADCs. The two separate converters store their results in accessible buffers for further processing. Signals on the SYNCA and SYNCB pins initiate an ADC conversion. MCF52259 ColdFire Microcontroller, Rev. 0 The ADC can be configured to perform a single scan and halt, a scan when triggered, or a programmed scan sequence repeatedly until manually stopped. The ADC can be configured for sequential or simultaneous conversion. When configured for sequential conversions, up to eight channels can be sampled and stored in any order specified by the channel list register. Both ADCs may be required during a scan, depending on the inputs to be sampled. During a simultaneous conversion, both S/H circuits are used to capture two different channels at the same time. This configuration requires that a single channel may not be sampled by both S/H circuits simultaneously. Optional interrupts can be generated at the end of the scan sequence if a channel is out of range (measures below the low threshold limit or above the high threshold limit set in the limit registers) or at several different zero crossing conditions. ### 1.2.16 DMA Timers (DTIM0-DTIM3) There are four independent, DMA transfer capable 32-bit timers (DTIM0, DTIM1, DTIM2, and DTIM3) on the device. Each module incorporates a 32-bit timer with a separate register set for configuration and control. The timers can be configured to operate from the system clock or from an external clock source using one of the DTINn signals. If the system clock is selected, it can be divided by 16 or 1. The input clock is further divided by a user-programmable 8-bit prescaler that clocks the actual timer counter register (TCRn). Each of these timers can be configured for input capture or reference (output) compare mode. Timer events may optionally cause interrupt requests or DMA transfers. ## 1.2.17 General Purpose Timer (GPT) The general purpose timer (GPT) is a four-channel timer module consisting of a 16-bit programmable counter driven by a seven-stage programmable prescaler. Each of the four channels can be configured for input capture or output compare. Additionally, channel three, can be configured as a pulse accumulator. A timer overflow function allows software to extend the timing capability of the system beyond the 16-bit range of the counter. The input capture and output compare functions allow simultaneous input waveform measurements and output waveform generation. The input capture function can capture the time of a selected transition edge. The output compare function can generate output waveforms and timer software delays. The 16-bit pulse accumulator can operate as a simple event counter or a gated time accumulator. ## 1.2.18 Periodic Interrupt Timers (PIT0 and PIT1) The two periodic interrupt timers (PIT0 and PIT1) are 16-bit timers that provide interrupts at regular intervals with minimal processor intervention. Each timer can count down from the value written in its PIT modulus register or it can be a free-running down-counter. ## 1.2.19 Real-Time Clock (RTC) The Real-Time Clock (RTC) module maintains the system (time-of-day) clock and provides stopwatch, alarm, and interrupt functions. It includes full clock features: seconds, minutes, hours, days and supports a host of time-of-day interrupt functions along with an alarm interrupt. ## 1.2.20 Pulse-Width Modulation (PWM) Timers The device has an 8-channel, 8-bit PWM timer. Each channel has a programmable period and duty cycle as well as a dedicated counter. Each of the modulators can create independent continuous waveforms with software-selectable duty rates from 0% to 100%. The timer supports PCM mode, which results in superior signal quality when compared to that of a conventional PWM. The PWM outputs have programmable polarity, and can be programmed as left aligned outputs or center aligned outputs. For higher period and duty cycle resolution, each pair of adjacent channels ([7:6], [5:4], [3:2], and [1:0]) can be concatenated to form a single 16-bit channel. The module can, therefore, be configured to support 8/0, 6/1, 4/2, 2/3, or 0/4 8-/16-bit channels. ## 1.2.21 Software Watchdog Timer The watchdog timer is a 32-bit timer that facilitates recovery from runaway code. The watchdog counter is a free-running down-counter that generates a reset on underflow. To prevent a reset, software must periodically restart the countdown. ## 1.2.22 Backup Watchdog Timer The backup watchdog timer is an independent 16-bit timer that, like the software watchdog timer, facilitates recovery from runaway code. This timer is a free-running down-counter that generates a reset on underflow. To prevent a reset, software must periodically restart the countdown. The backup watchdog timer can be clocked by either the relaxation oscillator or the system clock. ## 1.2.23 Phase-Locked Loop (PLL) The clock module contains a crystal oscillator, 8 MHz on-chip relaxation oscillator (OCO), phase-locked loop (PLL), reduced frequency divider (RFD), low-power divider status/control registers, and control logic. To improve noise immunity, the PLL, crystal oscillator, and relaxation oscillator have their own power supply inputs: VDDPLL and VSSPLL. All other circuits are powered by the normal supply pins, VDD and VSS. ## 1.2.24 Interrupt Controllers (INTCn) The device has two interrupt controllers that supports up to 128 interrupt sources. There are 56 programmable sources, 49 of which are assigned to unique peripheral interrupt requests. The remaining seven sources are unassigned and may be used for software interrupt requests. #### 1.2.25 DMA Controller The direct memory access (DMA) controller provides an efficient way to move blocks of data with minimal processor intervention. It has four channels that allow byte, word, longword, or 16-byte burst line transfers. These transfers are triggered by software explicitly setting a DCRn[START] bit or by the occurrence of certain UART or DMA timer events. #### 1.2.26 Reset The reset controller determines the source of reset, asserts the appropriate reset signals to the system, and keeps track of what caused the last reset. There are seven sources of reset: - External reset input - Power-on reset (POR) - Watchdog timer - Phase locked-loop (PLL) loss of lock / loss of clock - Software - Low-voltage detector (LVD) - JTAG Control of the LVD and its associated reset and interrupt are managed by the reset controller. Other registers provide status flags indicating the last source of reset and a control bit for software assertion of the $\overline{RSTO}$ pin. ## 1.2.27 GPIO Nearly all pins on the device have general purpose I/O capability and are grouped into 8-bit ports. Some ports do not use all eight bits. Each port has registers that configure, monitor, and control the port pin. ## 1.2.28 Part Numbers and Packaging This product is RoHS-compliant. Refer to the product page at freescale.com or contact your sales office for up-to-date RoHS information. **Table 2. Orderable Part Number Summary** | Freescale Part<br>Number | Description | Speed<br>(MHz) | Flash/SRAM<br>(Kbytes) | Package | Temp range (°C) | |--------------------------|--------------------------|----------------|------------------------|-----------|-----------------| | MCF52221CAE66 | MCF52221 Microcontroller | 66 | 128/16 | 64 LQFP | -40 to +85 | | MCF52221CVM66 | MCF52221 Microcontroller | 66 | 128/16 | 81 MAPBGA | -40 to +85 | | MCF52221CAF66 | MCF52221 Microcontroller | 66 | 128/16 | 100 LQFP | -40 to +85 | | MCF52221CVM80 | MCF52221 Microcontroller | 80 | 128/16 | 81 MAPBGA | -40 to +85 | | MCF52221CAF80 | MCF52221 Microcontroller | 80 | 128/16 | 100 LQFP | -40 to +85 | | MCF52223CVM66 | MCF52223 Microcontroller | 66 | 128/16 | 81 MAPBGA | -40 to +85 | | MCF52223CAF66 | MCF52223 Microcontroller | 66 | 128/16 | 100 LQFP | -40 to +85 | | MCF52223CVM80 | MCF52223 Microcontroller | 80 | 128/16 | 81 MAPBGA | -40 to +85 | | MCF52223CAF80 | MCF52223 Microcontroller | 80 | 128/16 | 100 LQFP | -40 to +85 | **Table 3. Orderable Part Number Summary** | Freescale Part<br>Number | FlexCAN | Encryption | Speed<br>(MHz) | Flash<br>(Kbytes) | SRAM<br>(Kbytes) | Package | Temp range (°C) | |--------------------------|---------|------------|----------------|-------------------|------------------|------------|-----------------| | MCF52252AF80 | _ | _ | 80 | 256 | 32 | 100 LQFP | 0 to +70 | | MCF52252CAF66 | • | _ | 66 | 230 | 32 | 100 LQIT | -40 to +85 | | MCF52254AF80 | _ | _ | 80 | 512 | 64 | 100 LQFP | 0 to +70 | | MCF52254CAF66 | • | _ | 66 | 312 | 04 | 100 LQFF | -40 to +85 | | MCF52255CAF80 | • | • | 80 | 512 | 64 | 100 LQFP | -40 to +85 | | MCF52256AG80 | _ | _ | 80 | | 32 | 144 LQFP | 0 to +70 | | MCF52256CAG66 | • | _ | 66 | 256 | 64 | 144 LQII | -40 to +85 | | MCF52256CVN66 | • | _ | 66 | 230 | 64 | 144 MAPBGA | -40 to +85 | | MCF52256VN80 | _ | _ | 80 | | 32 | 144 MAFBOA | 0 to +70 | **Table 3. Orderable Part Number Summary (continued)** | Freescale Part<br>Number | FlexCAN | Encryption | Speed<br>(MHz) | Flash<br>(Kbytes) | SRAM<br>(Kbytes) | Package | Temp range (°C) | |--------------------------|---------|------------|----------------|-------------------|------------------|-------------|-----------------| | MCF52258AG80 | _ | _ | 80 | | | 144 LQFP | 0 to +70 | | MCF52258CAG66 | • | _ | 66 | 512 | 64 | 177 LQII | -40 to +85 | | MCF52258CVN66 | • | _ | 66 | 312 | 04 | 144 MAPBGA | -40 to +85 | | MCF52258VN80 | _ | _ | 80 | | | 144 MAI DOA | 0 to +70 | | MCF52259CAG80 | • | • | 80 | 512 | 64 | 144 LQFP | -40 to +85 | | MCF52259CVN80 | • | • | 00 | 512 | 5 | 144 MAPBGA | -40 to +85 | Figure 2 shows the pinout configuration for the 144 LQFP. Figure 2. 144 LQFP Pin Assignment Figure 3 shows the pinout configuration for the 100 LQFP. Figure 3. 100 LQFP Pin Assignments MCF52259 ColdFire Microcontroller, Rev. 0 Figure 4 shows the pinout configuration for the 144 MAPBGA. | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | | |---|---------------|-------------|--------|---------|---------|--------|--------------|---------------|---------------|--------------|--------------|---------|---| | Α | VSS | RSTOUT | RSTIN | FB_D6 | FB_D7 | ĪRQ3 | ĪRQ5 | FEC_<br>RXD0 | FEC_<br>RXER | FEC_<br>TXEN | FEC_<br>TXD3 | VSS | Α | | В | TEST | FB_A14 | FB_D4 | FB_D5 | FB_OE | FB_A19 | FEC_<br>RXD1 | FEC_<br>RXCLK | FEC_<br>TXCLK | FEC_<br>TXD2 | FEC_COL | FEC_CRS | В | | С | TIN1 | FB_A12 | FB_A13 | FB_A15 | FB_A16 | FB_A18 | FEC_<br>RXD2 | FEC_<br>RXDV | FEC_<br>TXD1 | URXD2 | VDDPLL | EXTAL | С | | D | RTC_<br>EXTAL | TIN0 | FB_A11 | CLKMOD1 | CLKMOD0 | FB_A17 | FEC_<br>RXD3 | FEC_<br>TXER | FEC_<br>TXD0 | UTXD2 | VSSPLL | XTAL | D | | Е | RTC_<br>XTAL | UCTS0 | FB_A10 | RCON | VDD | VDD | VDD | VDD | ĪRQ1 | URTS2 | UCTS2 | ĪRQ7 | Е | | F | UTXD0 | URXD0 | URTS0 | TIN3 | VDD | VSS | VSS | VSS | PST3 | DDATA0 | DDATA1 | ICOC0 | F | | G | QSDO | QSDI | PCS2 | PCS3 | VDD | VSS | VSS | VSS | DDATA3 | PST2 | PST1 | PST0 | G | | н | SCL | SDA | SCK | PCS0 | VDD | VDD | VDD | VSS | VSSUSB | DDATA2 | USB_DM | USB_DP | Н | | J | FB_A6 | FB_A7 | FB_A9 | FB_A8 | FB_D0 | FB_A3 | VDD | TIN2 | VDDUSB | ICOC2 | ICOC1 | VSTBY | J | | К | TMS | TRST | FB_ALE | FB_A5 | FB_D2 | FB_A4 | UCTS1 | UTXD1 | AN3 | AN6 | AN4 | AN5 | K | | L | TDI | TDO | ALLPST | FB_D3 | FB_D1 | FB_A1 | FB_A0 | URXD1 | AN2 | VRH | VDDA | AN7 | L | | М | VSS | JTAG_<br>EN | TCLK | FB_RW | FB_CS0 | FB_A2 | ICOC3 | URTS1 | AN0 | AN1 | VRL | VSSA | М | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | | Figure 4. Pinout Top View (144 MAPBGA) Table 4 shows the pin functions by primary and alternate purpose, and illustrates which packages contain each pin. ## **Table 4. Pin Functions by Primary and Alternate Purpose** | Pin<br>Group | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP/QFN | |------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|--------------------|---------------------|-----------------------| | ADC | AN7 | _ | _ | GPIO | Low | FAST | _ | 51 | H9 | 33 | | | AN6 | _ | _ | GPIO | Low | FAST | _ | 52 | G9 | 34 | | | AN5 | _ | _ | GPIO | Low | FAST | _ | 53 | G8 | 35 | | | AN4 | _ | _ | GPIO | Low | FAST | _ | 54 | F9 | 36 | | | AN3 | _ | _ | GPIO | Low | FAST | _ | 46 | G7 | 28 | | | AN2 | _ | _ | GPIO | Low | FAST | _ | 45 | G6 | 27 | | | AN1 | _ | _ | GPIO | Low | FAST | _ | 44 | H6 | 26 | | | AN0 | _ | _ | GPIO | Low | FAST | _ | 43 | J6 | 25 | | | SYNCA <sup>3</sup> | _ | _ | _ | N/A | N/A | _ | _ | _ | _ | | | SYNCB <sup>3</sup> | _ | _ | _ | N/A | N/A | _ | _ | _ | _ | | | VDDA | _ | _ | _ | N/A | N/A | _ | 50 | H8 | 32 | | | VSSA | _ | _ | _ | N/A | N/A | _ | 47 | H7, J9 | 29 | | | VRH | _ | _ | _ | N/A | N/A | _ | 49 | J8 | 31 | | | VRL | _ | _ | _ | N/A | N/A | _ | 48 | J7 | 30 | | Clock | EXTAL | _ | _ | _ | N/A | N/A | _ | 73 | B9 | 47 | | Generation | XTAL | _ | _ | _ | N/A | N/A | _ | 72 | C9 | 46 | | | VDDPLL | _ | _ | _ | N/A | N/A | _ | 74 | B8 | 48 | | | VSSPLL | _ | _ | _ | N/A | N/A | _ | 71 | C8 | 45 | | Debug Data | ALLPST | _ | _ | _ | High | FAST | _ | 86 | A6 | 55 | | | DDATA[3:0] | _ | _ | GPIO | High | FAST | _ | 84,83,78,77 | _ | _ | | | PST[3:0] | _ | _ | GPIO | High | FAST | _ | 70,69,66,65 | _ | _ | | I <sup>2</sup> C | SCL | | UTXD2 | GPIO | PDSR[0] | PSRR[0] | pull-up <sup>4</sup> | 10 | E1 | 8 | | | SDA | | URXD2 | GPIO | PDSR[0] | PSRR[0] | pull-up <sup>4</sup> | 11 | E2 | 9 | Table 4. Pin Functions by Primary and Alternate Purpose (continued) | Pin<br>Group | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP/QFN | |------------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|--------------------|---------------------|-----------------------| | Interrupts | IRQ7 | _ | _ | GPIO | Low | FAST | | 95 | C4 | 58 | | | ĪRQ6 | _ | | GPIO | Low | FAST | | 94 | B4 | _ | | | ĪRQ5 | _ | _ | GPIO | Low | FAST | | 91 | A4 | _ | | | ĪRQ4 | _ | _ | GPIO | Low | FAST | | 90 | C5 | 57 | | | ĪRQ3 | _ | | GPIO | Low | FAST | | 89 | A5 | _ | | | ĪRQ2 | _ | _ | GPIO | Low | FAST | | 88 | B5 | _ | | | ĪRQ1 | SYNCA | | GPIO | High | FAST | pull-up <sup>4</sup> | 87 | C6 | 56 | | JTAG/BDM | JTAG_EN | _ | | _ | N/A | N/A | pull-down | 26 | J2 | 17 | | | TCLK/<br>PSTCLK | CLKOUT | _ | _ | High | FAST | pull-up <sup>5</sup> | 64 | C7 | 44 | | | TDI/DSI | _ | | _ | N/A | N/A | pull-up <sup>5</sup> | 79 | B7 | 50 | | | TDO/DSO | _ | | _ | High | FAST | _ | 80 | A7 | 51 | | | TMS<br>/BKPT | _ | | _ | N/A | N/A | pull-up <sup>5</sup> | 76 | A8 | 49 | | | TRST<br>/DSCLK | _ | _ | _ | N/A | N/A | pull-up <sup>5</sup> | 85 | В6 | 54 | | Mode | CLKMOD0 | _ | _ | _ | N/A | N/A | pull-down <sup>6</sup> | 40 | G5 | 24 | | Selection <sup>6</sup> | CLKMOD1 | _ | | _ | N/A | N/A | pull-down <sup>6</sup> | 39 | H5 | _ | | | RCON/<br>EZPCS | _ | | _ | N/A | N/A | pull-up | 21 | G3 | 16 | MCF52259 ColdFire Microcontroller, Rev. 0 ## Table 4. Pin Functions by Primary and Alternate Purpose (continued) | Pin<br>Group | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP/QFN | |--------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|--------------------|---------------------|-----------------------| | QSPI | QSPI_DIN/<br>EZPD | | URXD1 | GPIO | PDSR[2] | PSRR[2] | _ | 16 | F3 | 12 | | | QSPI_DOUT/<br>EZPQ | | UTXD1 | GPIO | PDSR[1] | PSRR[1] | _ | 17 | G1 | 13 | | | QSPI_CLK/<br>EZPCK | SCL | URTS1 | GPIO | PDSR[3] | PSRR[3] | pull-up <sup>7</sup> | 18 | G2 | 14 | | | QSPI_CS3 | SYNCA | | GPIO | PDSR[7] | PSRR[7] | | 12 | F1 | _ | | | QSPI_CS2 | | _ | GPIO | PDSR[6] | PSRR[6] | | 13 | F2 | _ | | | QSPI_CS1 | _ | _ | GPIO | PDSR[5] | PSRR[5] | _ | 19 | H2 | _ | | | QSPI_CS0 | SDA | UCTS1 | GPIO | PDSR[4] | PSRR[4] | pull-up <sup>7</sup> | 20 | H1 | 15 | | Reset <sup>8</sup> | RSTI | _ | _ | _ | N/A | N/A | pull-up <sup>8</sup> | 96 | А3 | 59 | | | RSTO | _ | _ | _ | high | FAST | _ | 97 | В3 | 60 | | Test | TEST | _ | _ | _ | N/A | N/A | pull-down | 5 | C2 | 3 | | Timers, 16-bit | GPT3 | _ | PWM7 | GPIO | PDSR[23] | PSRR[23] | pull-up <sup>9</sup> | | | | | | GPT2 | _ | PWM5 | GPIO | PDSR[22] | PSRR[22] | pull-up <sup>9</sup> | | | | | | GPT1 | _ | PWM3 | GPIO | PDSR[21] | PSRR[21] | pull-up <sup>9</sup> | | | | | | GPT0 | _ | PWM1 | GPIO | PDSR[20] | PSRR[20] | pull-up <sup>9</sup> | | | | | Timers, 32-bit | DTIN3 | DTOUT3 | PWM6 | GPIO | PDSR[19] | PSRR[19] | _ | 32 | НЗ | 19 | | | DTIN2 | DTOUT2 | PWM4 | GPIO | PDSR[18] | PSRR[18] | _ | 31 | J3 | 18 | | | DTIN1 | DTOUT1 | PWM2 | GPIO | PDSR[17] | PSRR[17] | _ | 37 | G4 | 23 | | | DTIN0 | DTOUT0 | PWM0 | GPIO | PDSR[16] | PSRR[16] | _ | 36 | H4 | 22 | | UART 0 | UCTS0 | | _ | GPIO | PDSR[11] | PSRR[11] | _ | 6 | C1 | 4 | | | URTS0 | | _ | GPIO | PDSR[10] | PSRR[10] | _ | 9 | D3 | 7 | | | URXD0 | | _ | GPIO | PDSR[9] | PSRR[9] | _ | 7 | D1 | 5 | | | UTXD0 | | _ | GPIO | PDSR[8] | PSRR[8] | _ | 8 | D2 | 6 | #### Table 4. Pin Functions by Primary and Alternate Purpose (continued) | Pin<br>Group | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP/QFN | |--------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|-----------------------------------------|--------------------------|-----------------------| | UART 1 | UCTS1 | SYNCA | URXD2 | GPIO | PDSR[15] | PSRR[15] | _ | 98 | C3 | 61 | | | URTS1 | SYNCB | UTXD2 | GPIO | PDSR[14] | PSRR[14] | _ | 4 | B1 | 2 | | | URXD1 | | _ | GPIO | PDSR[13] | PSRR[13] | _ | 100 | B2 | 63 | | | UTXD1 | | _ | GPIO | PDSR[12] | PSRR[12] | _ | 99 | A2 | 62 | | UART 2 | UCTS2 | | _ | GPIO | PDSR[27] | PSRR[27] | _ | 27 | _ | _ | | | URTS2 | | _ | GPIO | PDSR[26] | PSRR[26] | _ | 30 | _ | _ | | | URXD2 | _ | _ | GPIO | PDSR[25] | PSRR[25] | _ | 28 | _ | _ | | | UTXD2 | _ | _ | GPIO | PDSR[24] | PSRR[24] | _ | 29 | _ | _ | | VSTBY | VSTBY | _ | _ | _ | N/A | N/A | _ | 55 | F8 | 37 | | VDD | VDD | _ | _ | _ | N/A | N/A | _ | 1,2,14,22,<br>23,34,41,<br>57,68,81,93 | D5,E3–E7,<br>F5 | 1,10,20,39,5<br>2 | | VSS | VSS | _ | _ | _ | N/A | N/A | _ | 3,15,24,25,3<br>5,42,56,<br>67,75,82,92 | A1,A9,D4,D<br>6,F4,F6,J1 | 11,21,38,<br>53,64 | <sup>1</sup> The PDSR and PSSR registers are described in the General Purpose I/O chapter. All programmable signals default to 2 mA drive and FAST slew rate in normal (single-chip) mode. All signals have a pull-up in GPIO mode. These signals are multiplexed on other pins. For primary and GPIO functions only. Only when JTAG mode is enabled. CLKMOD0 and CLKMOD1 have internal pull-down resistors; however, the use of external resistors is very strongly recommended. For secondary and GPIO functions only. RSTI has an internal pull-up resistor; however, the use of an external resistor is very strongly recommended. For GPIO function. Primary Function has pull-up control within the GPT module. Table 5. Pin Functions by Primary and Alternate Purpose | Pin Group | Primary<br>Function | SecondaryF<br>unction | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength/<br>Control <sup>1</sup> | Wired OR<br>Control | Pull-up/<br>Pull-down <sup>2</sup> | Pin on<br>144 MAPBGA | Pin on<br>144 LQFP | Pin on<br>100 LQFP | |------------|---------------------|-----------------------|----------------------|------------------------|--------------------------------------------|---------------------|------------------------------------|----------------------------|---------------------|--------------------| | ADC | AN[7:0] | _ | _ | PAN[7:0] | N/A | _ | _ | K9-K12; L9,<br>L12; M9-M10 | 74–77;<br>66–69 | 43–46;<br>51–54 | | | VDDA | _ | _ | _ | N/A | N/A | _ | L11 | 73 | 50 | | | VSSA | _ | _ | _ | N/A | N/A | _ | M12 | 70 | 47 | | | VRH | _ | _ | _ | N/A | N/A | _ | L10 | 72 | 49 | | | VRL | _ | _ | _ | N/A | N/A | _ | M11 | 71 | 48 | | Clock | EXTAL | _ | _ | _ | N/A | N/A | _ | C12 | 106 | 73 | | Generation | XTAL | _ | _ | _ | N/A | N/A | _ | D12 | 105 | 72 | | | VDDPLL | _ | _ | _ | N/A | N/A | _ | C11 | 107 | 74 | | | VSSPLL | _ | _ | _ | N/A | N/A | _ | D11 | 104 | 71 | | RTC | RTC_EXTAL | _ | _ | _ | N/A | N/A | _ | D1 | 33 | 7 | | | RTC_XTAL | _ | _ | _ | N/A | N/A | _ | E1 | 34 | 8 | | Debug | ALLPST | _ | _ | _ | High | _ | _ | L3 | 42 | 30 | | Data | DDATA[3:0] | _ | _ | PDD[7:4] | High | _ | _ | F10–F11; G9;<br>H10 | 83–86 | _ | | | PST[3:0] | _ | _ | PDD[3:0] | High | _ | _ | F9; G10–G12 | 87–90 | _ | | FEC | FEC_COL | _ | _ | PTI0 | Low | | | B11 | 109 | 76 | | | FEC_CRS | _ | _ | PTI1 | Low | | | B12 | 108 | 75 | | | FEC_RXCLK | _ | _ | PTI2 | Low | | | B8 | 120 | 87 | | | FEC_RXD[0:3] | _ | _ | PTI[3:6] | Low | | | A8; B7; C7; D7 | 122–123;<br>126–127 | 89–90;<br>93–94 | | | FEC_RXDV | _ | _ | PTI7 | Low | | | C8 | 121 | 88 | | | FEC_RXER | _ | _ | PTJ0 | Low | | | A9 | 119 | 86 | | | FEC_TXCLK | _ | _ | PTJ1 | Low | | | B9 | 117 | 84 | | | FEC_TXD[0:3] | _ | _ | PTJ[2:5] | Low | | | A11; B10; C9;<br>D9 | 113–110 | 77–80 | Table 5. Pin Functions by Primary and Alternate Purpose (continued) | Pin Group | Primary<br>Function | SecondaryF<br>unction | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength/<br>Control <sup>1</sup> | Wired OR<br>Control | Pull-up/<br>Pull-down <sup>2</sup> | Pin on<br>144 MAPBGA | Pin on<br>144 LQFP | Pin on<br>100 LQFP | |--------------------------------|---------------------|-----------------------|----------------------|------------------------|--------------------------------------------|----------------------|------------------------------------|----------------------|--------------------|--------------------| | FEC | FEC_TXEN | _ | _ | PTJ6 | Low | | | A10 | 116 | 83 | | | FEC_TXER | _ | _ | PTJ7 | Low | | | D8 | 118 | 85 | | I <sup>2</sup> C0 <sup>3</sup> | I2C_SCL0 | _ | UTXD2 | PAS0 | PDSR[0] | _ | Pull-Up <sup>4</sup> | H1 | 28 | 22 | | | I2C_SDA0 | _ | URXD2 | PAS1 | PDSR[0] | _ | Pull-Up <sup>4</sup> | H2 | 29 | 23 | | Interrupts | IRQ7 | _ | _ | PNQ7 | Low | _ | Pull-Up <sup>4</sup> | E12 | 96 | 63 | | | IRQ5 | FEC_MDC | _ | PNQ5 | Low | _ | Pull-Up <sup>4</sup> | A7 | 128 | 95 | | | IRQ3 | FEC_MDIO | _ | PNQ3 | Low | _ | Pull-Up <sup>4</sup> | A6 | 129 | 96 | | | IRQ1 | _ | USB_ALTCLK | PNQ1 | Low | _ | Pull-Up <sup>4</sup> | E9 | 103 | 70 | | JTAG/BDM | JTAG_EN | _ | _ | _ | N/A | N/A | Pull-Down | M2 | 44 | 32 | | | TCLK/<br>PSTCLK | CLKOUT | FB_CLK | _ | High | _ | Pull-Up <sup>5</sup> | МЗ | 43 | 31 | | | TDI/DSI | _ | _ | _ | N/A | N/A | Pull-Up <sup>5</sup> | L1 | 40 | 28 | | | TDO/DSO | _ | _ | | High | N/A | _ | L2 | 41 | 29 | | | TMS/BKPT | _ | _ | | N/A | N/A | Pull-Up <sup>5</sup> | K1 | 38 | 26 | | | TRST/DSCLK | _ | _ | | N/A | N/A | Pull-Up | K2 | 39 | 27 | | Mode | RCON/EZPCS | _ | _ | | N/A | N/A <sup>6</sup> | Pull-Up | E4 | 10 | 4 | | Selection | CLKMOD[1:0] | _ | _ | | N/A | N/A | | D4-D5 | 143–144 | 99–100 | | QSPI | QSPI_CS3 | SYNCA | USB_DP_<br>PDOWN | PQS6 | PDSR[7] | _ | _ | G4 | 22 | 16 | | | QSPI_CS2 | SYNCB | USB_DM_<br>PDOWN | PQS5 | PDSR[6] | _ | _ | G3 | 23 | 17 | | | QSPI_CS0 | I2C_SDA0 | UCTS1 | PQS3 | PDSR[4] | PWOR[7] | Pull-Up <sup>7</sup> | H4 | 27 | 21 | | | QSPI_CLK/<br>EZPCK | I2C_SCL0 | URTS1 | PQS2 | PDSR[3] | PWOR[6] <sup>6</sup> | Pull-Up <sup>7</sup> | H3 | 26 | 20 | | QSPI | QSPI_DIN/<br>EZPD | I2C_SDA1 | URXD1 | PQS1 | PDSR[2] | PWOR[4] <sup>6</sup> | _ | G2 | 24 | 18 | | | QSPI_DOUT/E<br>ZPQ | I2C_SCL1 | UTXD1 | PQS0 | PDSR[1] | PWOR[5] <sup>6</sup> | _ | G1 | 25 | 19 | MCF52259 ColdFire Microcontroller, Rev. 0 Table 5. Pin Functions by Primary and Alternate Purpose (continued) | Pin Group | Primary<br>Function | SecondaryF<br>unction | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength/<br>Control <sup>1</sup> | Wired OR<br>Control | Pull-up/<br>Pull-down <sup>2</sup> | Pin on<br>144 MAPBGA | Pin on<br>144 LQFP | Pin on<br>100 LQFP | |--------------------|---------------------|-----------------------|----------------------|------------------------|--------------------------------------------|---------------------|------------------------------------|----------------------|--------------------|--------------------| | Reset <sup>8</sup> | RSTI | _ | _ | _ | N/A | N/A | Pull-Up <sup>8</sup> | A3 | 141 | 97 | | | RSTO | _ | _ | _ | High | _ | _ | A2 | 142 | 98 | | Test | TEST | _ | _ | _ | N/A | N/A | Pull-Down | B1 | 9 | 3 | | Timer 3,<br>16-bit | GPT3 | _ | PWM7 | PTA3 | N/A | _ | Pull-Up <sup>9</sup> | M7 | 58 | 35 | | Timer 2,<br>16-bit | GPT2 | _ | PWM5 | PTA2 | N/A | _ | Pull-Up <sup>9</sup> | J10 | 95 | 62 | | Timer 1,<br>16-bit | GPT1 | _ | PWM3 | PTA1 | N/A | _ | Pull-Up <sup>9</sup> | J11 | 94 | 61 | | Timer 0,<br>16-bit | GPT0 | _ | PWM1 | PTA0 | N/A | _ | Pull-Up <sup>9</sup> | F12 | 93 | 60 | | Timer 3,<br>32-bit | DTIN3 | DTOUT3 | PWM6 | PTC3 | PDSR[19] | _ | _ | F4 | 19 | 13 | | Timer 2,<br>32-bit | DTIN2 | DTOUT2 | PWM4 | PTC2 | PDSR[18] | _ | _ | J8 | 65 | 42 | | Timer 1,<br>32-bit | DTIN1 | DTOUT1 | PWM2 | PTC1 | PDSR[17] | _ | _ | C1 | 12 | 6 | | Timer 0,<br>32-bit | DTIN0 | DTOUT0 | PWM0 | PTC0 | PDSR[16] | _ | _ | D2 | 11 | 5 | | UART 0 | UCTS0 | _ | USB_VBUSE | PUA3 | PDSR[11] | _ | _ | E2 | 15 | 9 | | | URTS0 | _ | USB_VBUSD | PUA2 | PDSR[10] | _ | _ | F3 | 18 | 12 | | | URXD0 | _ | _ | PUA1 | PDSR[9] | PWOR[0] | _ | F2 | 17 | 11 | | | UTXD0 | _ | _ | PUA0 | PDSR[8] | PWOR[1] | _ | F1 | 16 | 10 | | UART 1 | UCTS1 | SYNCA | URXD2 | PUB3 | PDSR[15] | _ | _ | K7 | 61 | 38 | | | URTS1 | SYNCB | UTXD2 | PUB2 | PDSR[14] | _ | _ | M8 | 64 | 41 | | | URXD1 | I2C_SDA1 | _ | PUB1 | PDSR[13] | PWOR[2] | _ | L8 | 63 | 40 | | | UTXD1 | I2C_SCL1 | _ | PUB0 | PDSR[12] | PWOR[3] | _ | K8 | 62 | 39 | Table 5. Pin Functions by Primary and Alternate Purpose (continued) | Pin Group | Primary<br>Function | SecondaryF<br>unction | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength/<br>Control <sup>1</sup> | Wired OR<br>Control | Pull-up/<br>Pull-down <sup>2</sup> | Pin on<br>144 MAPBGA | Pin on<br>144 LQFP | Pin on<br>100 LQFP | |-----------------------|---------------------|-----------------------|----------------------|------------------------|--------------------------------------------|---------------------|------------------------------------|----------------------------------|--------------------|--------------------| | UART 2 | UCTS2 | I2C_SCL1 | USB_<br>VBUSCHG | PUC3 | PDSR[27] | _ | _ | E11 | 97 | 64 | | | URTS2 | I2C_SDA1 | USB_<br>VBUSDIS | PUC2 | PDSR[26] | _ | _ | E10 | 98 | 65 | | | URXD2 | CANRX | _ | PUC1 | PDSR[25] | _ | _ | C10 | 102 | 69 | | | UTXD2 | CANTX | _ | PUC0 | PDSR[24] | _ | _ | D10 | 101 | 68 | | USB OTG | USB_DM | _ | _ | _ | N/A | | | H11 | 80 | 57 | | | USB_DP | _ | _ | _ | N/A | | | H12 | 81 | 58 | | | USB_VDD | _ | _ | _ | N/A | | | J9 | 79 | 56 | | | USB_VSS | _ | _ | _ | N/A | | | H9 | 82 | 59 | | Mini- | FB_ALE | FB_CS1 | _ | PAS2 | Low | | | K3 | 37 | _ | | FlexBus <sup>10</sup> | FB_AD[7:0] | _ | _ | PTE[7:0] | Low | | | J1–J2; J6; K4;<br>K6; L6; L7; M6 | 34–36;<br>53–57 | _ | | | FB_AD[15:8] | _ | _ | PTF[7:0] | Low | | | B2; C2-C4;<br>D3; E3; J3-J4 | 32–33; 2–6;<br>136 | _ | | | FB_AD[19:16] | _ | _ | PTG[3:0] | Low | | | B6; C5-C6; D6 | 130–133 | _ | | | FB_CS0 | _ | _ | PTG5 | Low | | | M5 | 52 | _ | | | FB_R/W | _ | _ | PTH7 | Low | | | M4 | 45 | _ | | | FB_OE | _ | _ | PTH6 | Low | | | B5 | 137 | _ | | | FB_D7 | CANRX | _ | PTH5 | Low | | | A5 | 138 | _ | | | FB_D6 | CANTX | _ | PTH4 | Low | | | A4 | 139 | _ | | | FB_D5 | I2C_SCL1 | _ | PTH3 | Low | | | B4 | 140 | _ | | | FB_D4 | I2C_SDA1 | _ | PTH2 | Low | | | В3 | 1 | _ | | | FB_D3 | USB_<br>VBUSD | _ | PTH1 | Low | | | L4 | 46 | _ | Table 5. Pin Functions by Primary and Alternate Purpose (continued) | Pin Group | Primary<br>Function | SecondaryF<br>unction | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength/<br>Control <sup>1</sup> | Wired OR<br>Control | Pull-up/<br>Pull-down <sup>2</sup> | Pin on<br>144 MAPBGA | Pin on<br>144 LQFP | Pin on<br>100 LQFP | |--------------------------------|---------------------|-----------------------|----------------------|------------------------|--------------------------------------------|---------------------|------------------------------------|---------------------------------------|----------------------------------------------------|-------------------------------------| | Mini-<br>FlexBus <sup>11</sup> | FB_D2 | USB_<br>VBUSE | _ | PTH0 | Low | | | K5 | 47 | _ | | | FB_D1 | SYNCA | _ | PTG6 | Low | | | L5 | 50 | _ | | | FB_D0 | SYNCB | _ | PTG7 | Low | | | J5 | 51 | _ | | Standby<br>Voltage | VSTBY | _ | _ | _ | N/A | N/A | _ | J12 | 78 | 55 | | VDD <sup>12</sup> | VDD | _ | _ | _ | N/A | N/A | _ | E5–E8; F5;<br>G5; H5–7; J7 | 7; 20; 30;<br>48; 59; 92;<br>100; 115;<br>125; 135 | 1; 14; 24;<br>33; 36; 67;<br>82; 92 | | VSS | VSS | _ | _ | _ | N/A | N/A | _ | A1; A12; F6–8;<br>G6–8; H8; M1;<br>M2 | 8; 21; 31;<br>49; 60; 91;<br>99; 114;<br>124; 134 | 2; 15; 25;<br>34; 37; 66;<br>81; 91 | The PDSR and PSSR registers are part of the GPIO module. All programmable signals default to 2mA drive in normal (single-chip) mode. All signals have a pull-up in GPIO mode. I<sup>2</sup>C1 is multiplexed with specific pins of the QSPI, UART1, UART2, and Mini-FlexBus pin groups. <sup>&</sup>lt;sup>4</sup> For primary and GPIO functions only. <sup>&</sup>lt;sup>5</sup> Only when JTAG mode is enabled. <sup>&</sup>lt;sup>6</sup> Has high drive strength in EZPort mode. <sup>&</sup>lt;sup>7</sup> For secondary and GPIO functions only. <sup>&</sup>lt;sup>8</sup> RSTI has an internal pull-up resistor; however, the use of an external resistor is strongly recommended. <sup>&</sup>lt;sup>9</sup> For GPIO functions, the Primary Function has pull-up control within the GPT module. <sup>&</sup>lt;sup>10</sup> Available on 144-pin packages only. <sup>&</sup>lt;sup>11</sup> Available on 144-pin packages only. <sup>&</sup>lt;sup>12</sup> This list for power and ground does not include those dedicated power/ground pins included elsewhere, such as in the ADC. ## 2 Electrical Characteristics This section contains electrical specification tables and reference timing diagrams for the microcontroller unit, including detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications. The electrical specifications are preliminary and are from previous designs or design simulations. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle. These specifications will, however, be met for production silicon. Finalized specifications will be published after complete characterization and device qualifications have been completed. #### NOTE The parameters specified in this data sheet supersede any values found in the module specifications. ## 2.1 Maximum Ratings Table 6. Absolute Maximum Ratings<sup>1, 2</sup> | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------|------| | Supply voltage | V <sub>DD</sub> | -0.3 to +4.0 | V | | Clock synthesizer supply voltage | V <sub>DDPLL</sub> | -0.3 to +4.0 | V | | RAM standby supply voltage | V <sub>STBY</sub> | +1.8 to 3.5 | V | | USB standby supply voltage | V <sub>DDUSB</sub> | -0.3 to +4.0 | V | | Digital input voltage <sup>3</sup> | V <sub>IN</sub> | -0.3 to +4.0 | V | | EXTAL pin voltage | V <sub>EXTAL</sub> | 0 to 3.3 | V | | XTAL pin voltage | V <sub>XTAL</sub> | 0 to 3.3 | V | | Instantaneous maximum current<br>Single pin limit (applies to all pins) <sup>4, 5</sup> | I <sub>DD</sub> | 25 | mA | | Operating temperature range (packaged) | T <sub>A</sub><br>(T <sub>L</sub> - T <sub>H</sub> ) | –40 to 85 or<br>0 to 70 <sup>6</sup> | °C | | Storage temperature range | T <sub>stg</sub> | -65 to 150 | °C | Functional operating conditions are given in DC Electrical Specifications. Absolute Maximum Ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device. 28 Freescale Semiconductor #### MCF52259 ColdFire Microcontroller, Rev. 0 This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (V<sub>SS</sub> or V<sub>DD</sub>). Input must be current limited to the I<sub>DD</sub> value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. $<sup>^4</sup>$ $\,$ All functional non-supply pins are internally clamped to $\rm V_{SS}$ and $\rm V_{DD}$ The power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>in</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in the external power supply going out of regulation. Ensure that the external V<sub>DD</sub> load shunts current greater than maximum injection current. This is the greatest risk when the MCU is not consuming power (e.g., no clock). <sup>&</sup>lt;sup>6</sup> Depending on the packaging; see the orderable part number summary. ## 2.2 Current Consumption **Table 7. Typical Active Current Consumption Specifications** | Characteristic | Symbol | Typical <sup>1</sup><br>Active<br>(SRAM) | Typical <sup>1</sup><br>Active<br>(Flash) | Peak <sup>2</sup><br>(Flash) | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------|-------------------------------------------|------------------------------|--------------------------| | PLL @ 8 MHz | I <sub>DD</sub> | 22 | 30 | 36 | mA | | PLL @ 16 MHz | | 31 | 45 | 60 | - | | PLL @ 64 MHz | | 84 | 100 | 155 | | | PLL @ 80 MHz | | 102 | 118 | 185 | - | | RAM standby supply current Normal operation: V <sub>DD</sub> > V <sub>STBY</sub> - 0.3 V Standby operation: V <sub>DD</sub> < V <sub>SS</sub> + 0.5 V | I <sub>STBY</sub> | | | 5<br>20 | μ <b>Α</b><br>μ <b>Α</b> | | Analog supply current Normal operation | I <sub>DDA</sub> | 2 <sup>3</sup> | | 15 | mA | | USB supply current | I <sub>DDUSB</sub> | _ | | 2 | mA | | PLL supply current | I <sub>DDPLL</sub> | _ | _ | 6 <sup>4</sup> | mA | Tested at room temperature with CPU polling a status register. All clocks were off except the UART and CFM (when running from flash memory). Table 8. Current Consumption in Low-Power Mode, Code From Flash Memory 1,2,3 | Mode | 8 MHz (Typ) | 16 MHz (Typ) | 64 MHz (Typ) | 80 MHz (Typ) | Unit | Symbol | |--------------------------------------|-------------|--------------|--------------|--------------|------|-----------------| | Stop mode 3 (Stop 11) <sup>4</sup> | | 0.1 | 50 | | | | | Stop mode 2 (Stop 10) <sup>4</sup> | | 7 | .0 | | _ | I <sub>DD</sub> | | Stop mode 1 (Stop 01) <sup>4,5</sup> | 9 | 10 | 15 | 17 | | | | Stop mode 0 (Stop 00) <sup>5</sup> | 9 | 10 | 15 | 17 | mA | | | Wait / Doze | 21 | 32 | 56 | 65 | | | | Run | 23 | 36 | 70 | 81 | _ | | <sup>&</sup>lt;sup>1</sup> All values are measured with a 3.30V power supply. Tests performed at room temperature. Peak current measured with all modules active, CPU polling a status register, and default drive strength with matching load. <sup>&</sup>lt;sup>3</sup> Tested using Auto Power Down (APD), which powers down the ADC between conversions; ADC running at 4 MHz in Once Parallel mode with a sample rate of 3 kHz. <sup>&</sup>lt;sup>4</sup> Tested with the PLL MFD set to 7 (max value). Setting the MFD to a lower value results in lower current consumption. Refer to the Power Management chapter in the MCF52259 Reference Manual for more information on low-power modes. CLKOUT, PST/DDATA signals, and all peripheral clocks except UART0 and CFM off before entering low-power mode. CLKOUT is disabled. See the description of the Low-Power Control Register (LPCR) in the MCF52259 Reference Manual for more information on stop modes 0–3. Results are identical to STOP 00 for typical values because they only differ by CLKOUT power consumption. CLKOUT is already disabled in this instance prior to entering low-power mode. #### **Electrical Characteristics** | <b>Table 9. Current Consum</b> | ption in Low-Power Mode, | Code From SRAM <sup>1,2,3</sup> | |--------------------------------|--------------------------|---------------------------------| | | | | | Mode | 8 MHz (Typ) | 16 MHz (Typ) | 64 MHz (Typ) | 80 MHz (Typ) | Unit | Symbol | |--------------------------------------|-------------|--------------|--------------|--------------|------|-----------------| | Stop mode 3 (Stop 11) <sup>4</sup> | | 0.0 | 90 | | | | | Stop mode 2 (Stop 10) <sup>4</sup> | | - | 7 | | | I <sub>DD</sub> | | Stop mode 1 (Stop 01) <sup>4,5</sup> | 9 | 10 | 15 | 17 | _ | | | Stop mode 0 (Stop 00) <sup>5</sup> | 9 | 10 | 15 | 17 | mA | | | Wait / Doze | 13 | 18 | 42 | 50 | | | | Run | 16 | 21 | 55 | 65 | | | All values are measured with a 3.30V power supply. Tests performed at room temperature. #### 2.3 Thermal Characteristics Table 10 lists thermal resistance values. **Table 10. Thermal Characteristics** | | Characteristic | | Symbol | Value | Unit | |------------|-----------------------------------------|-------------------------|-------------------|-------------------|------| | 144 MAPBGA | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$ | 53 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 30 <sup>1,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 43 <sup>1,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 26 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{\sf JB}$ | 16 <sup>4</sup> | °C/W | | | Junction to case | _ | θJC | 9 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | | 144 LQFP | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{\sf JA}$ | 44 <sup>7,8</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 35 <sup>1,9</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 35 <sup>1,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 29 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{\sf JB}$ | 23 <sup>10</sup> | °C/W | | | Junction to case | _ | $\theta$ JC | 7 <sup>11</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>12</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | Refer to the Power Management chapter in the MCF52259 Reference Manual for more information on low-power modes. CLKOUT, PST/DDATA signals, and all peripheral clocks except UART0 off before entering low-power mode. CLKOUT is disabled. Code executed from SRAM with flash memory shut off by writing 0x0 to the FLASHBAR register. See the description of the Low-Power Control Register (LPCR) in the MCF52259 Reference Manual for more information on stop modes 0–3. Results are identical to STOP 00 for typical values because they only differ by CLKOUT power consumption. CLKOUT is already disabled in this instance prior to entering low-power mode. | Table 10. Thermal Characteristics ( | (continued) | |-------------------------------------|-------------| |-------------------------------------|-------------| | | Characteristic | ; | Symbol | Value | Unit | |----------|-----------------------------------------|-------------------------|-------------------|---------------------|------| | 100 LQFP | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$ | 53 <sup>13,14</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{\sf JA}$ | 39 <sup>1,15</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 42 <sup>1,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 33 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{\sf JB}$ | 25 <sup>16</sup> | °C/W | | | Junction to case | _ | $\theta_{\sf JC}$ | 9 <sup>17</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>18</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | $<sup>\</sup>theta_{JA}$ and $\Psi_{jt}$ parameters are simulated in conformance with EIA/JESD Standard 51-2 for natural convection. Freescale recommends the use of $\theta_{JA}$ and power dissipation specifications in the system design to prevent device junction temperatures from exceeding the rated specification. System designers should be aware that device junction temperatures can be significantly influenced by board layout and surrounding devices. Conformance to the device junction temperature specification can be verified by physical measurement in the customer's system using the $\Psi_{jt}$ parameter, the device power dissipation, and the method described in EIA/JESD Standard 51-2. - <sup>2</sup> Per JEDEC JESD51-2 with the single-layer board (JESD51-3) horizontal. - <sup>3</sup> Per JEDEC JESD51-6 with the board JESD51-7) horizontal. - <sup>4</sup> Thermal resistance between the die and the printed circuit board in conformance with JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - <sup>6</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written in conformance with Psi-JT. - $^{7}$ $\theta_{JA}$ and $\Psi_{jt}$ parameters are simulated in conformance with EIA/JESD Standard 51-2 for natural convection. Freescale recommends the use of $\theta_{JA}$ and power dissipation specifications in the system design to prevent device junction temperatures from exceeding the rated specification. System designers should be aware that device junction temperatures can be significantly influenced by board layout and surrounding devices. Conformance to the device junction temperature specification can be verified by physical measurement in the customer's system using the $\Psi_{jt}$ parameter, the device power dissipation, and the method described in EIA/JESD Standard 51-2. - <sup>8</sup> Per JEDEC JESD51-2 with the single-layer board (JESD51-3) horizontal. - <sup>9</sup> Per JEDEC JESD51-6 with the board JESD51-7) horizontal. - <sup>10</sup> Thermal resistance between the die and the printed circuit board in conformance with JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - <sup>11</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - <sup>12</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written in conformance with Psi-JT. - $^{13}$ $_{ m JA}$ and $_{ m jt}$ parameters are simulated in conformance with EIA/JESD Standard 51-2 for natural convection. Freescale recommends the use of $_{ m JA}$ and power dissipation specifications in the system design to prevent device junction temperatures from exceeding the rated specification. System designers should be aware that device junction temperatures can be significantly influenced by board layout and surrounding devices. Conformance to the device junction temperature specification can be verified by physical measurement in the customer's system using the $_{ m Jt}$ parameter, the device power dissipation, and the method described in EIA/JESD Standard 51-2. - <sup>14</sup> Per JEDEC JESD51-2 with the single-layer board (JESD51-3) horizontal. - <sup>15</sup> Per JEDEC JESD51-6 with the board JESD51-7) horizontal. #### **Electrical Characteristics** The average chip-junction temperature (T<sub>.I</sub>) in °C can be obtained from: $$T_{.J} = T_A + (P_D \times \Theta_{.IMA}) (1)$$ Where: T<sub>A</sub> = ambient temperature, °C Θ<sub>JA</sub> = package thermal resistance, junction-to-ambient, °C/W $P_D = P_{INT} + P_{I/O}$ $P_{INT}$ = chip internal power, $I_{DD} \times V_{DD}$ , watts P<sub>I/O</sub> = power dissipation on input and output pins — user determined, watts For most applications $P_{I/O} < P_{INT}$ and can be ignored. An approximate relationship between $P_D$ and $T_J$ (if $P_{I/O}$ is neglected) is: $$P_D = K \div (T_1 + 273 \degree C)$$ (2) Solving equations 1 and 2 for K gives: $$K = P_D \times (T_A + 273 \, ^{\circ}C) + \Theta_{JMA} \times P_D^2$$ (3) where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $P_D$ can be obtained by solving equations (1) and (2) iteratively for any value of $P_D$ . ## 2.4 Flash Memory Characteristics The flash memory characteristics are shown in Table 11 and Table 12. **Table 11. SGFM Flash Program and Erase Characteristics** $$(V_{DDF} = 2.7 \text{ to } 3.6 \text{ V})$$ | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|-----------------------|------|-----|--------------------------|------| | System clock (read only) | f <sub>sys(R)</sub> | 0 | _ | 66.67 or 80 <sup>1</sup> | MHz | | System clock (program/erase) <sup>2</sup> | f <sub>sys(P/E)</sub> | 0.15 | _ | 66.67 or 80 <sup>1</sup> | MHz | Depending on packaging; see Table 12. **Table 12. SGFM Flash Module Life Characteristics** $$(V_{DDF} = 2.7 \text{ to } 3.6 \text{ V})$$ | Parameter | Symbol | Value | Unit | |-------------------------------------------------------------------------------|-----------|---------------------|--------| | Maximum number of guaranteed program/erase cycles <sup>1</sup> before failure | P/E | 10,000 <sup>2</sup> | Cycles | | Data retention at average operating temperature of 85°C | Retention | 10 | Years | A program/erase cycle is defined as switching the bits from $1 \rightarrow 0 \rightarrow 1$ . #### MCF52259 ColdFire Microcontroller, Rev. 0 <sup>&</sup>lt;sup>16</sup> Thermal resistance between the die and the printed circuit board in conformance with JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. <sup>&</sup>lt;sup>17</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). <sup>&</sup>lt;sup>18</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written in conformance with Psi-JT. <sup>&</sup>lt;sup>2</sup> Refer to the flash memory section for more information <sup>&</sup>lt;sup>2</sup> Reprogramming of a flash memory array block prior to erase is not required. ## 2.5 ESD Protection Table 13. ESD Protection Characteristics 1, 2 | Characteristics | Symbol | Value | Units | |----------------------------------------------------------------------|---------------------|--------|-------| | ESD target for Human Body Model | НВМ | 2000 | V | | ESD target for Machine Model | MM | 200 | V | | HBM circuit description | R <sub>series</sub> | 1500 | Ω | | | С | 100 | pF | | MM circuit description | R <sub>series</sub> | 0 | Ω | | | С | 200 | pF | | Number of pulses per pin (HBM) • Positive pulses • Negative pulses | _ | 1 | _ | | Number of pulses per pin (MM) • Positive pulses • Negative pulses | | 3<br>3 | _ | | Interval of pulses | _ | 1 | sec | All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. ## 2.6 DC Electrical Specifications Table 14. DC Electrical Specifications <sup>1</sup> | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------|---------------------|-----------------------|----------------------|------| | Supply voltage | V <sub>DD</sub> | 3.0 | 3.6 | V | | Standby voltage | V <sub>STBY</sub> | 3.0 | 3.5 | V | | Input high voltage | V <sub>IH</sub> | $0.7 \times V_{DD}$ | 4.0 | V | | Input low voltage | V <sub>IL</sub> | V <sub>SS</sub> - 0.3 | $0.35 \times V_{DD}$ | V | | Input hysteresis | V <sub>HYS</sub> | $0.06 \times V_{DD}$ | _ | mV | | Low-voltage detect trip voltage (V <sub>DD</sub> falling) | V <sub>LVD</sub> | 2.15 | 2.3 | V | | Low-voltage detect hysteresis (V <sub>DD</sub> rising) | V <sub>LVDHYS</sub> | 60 | 120 | mV | | Input leakage current $V_{in} = V_{DD}$ or $V_{SS}$ , digital pins | I <sub>in</sub> | -1.0 | 1.0 | μА | | Output high voltage (all input/output and all output pins) $I_{OH} = -2.0 \text{ mA}$ | V <sub>OH</sub> | V <sub>DD</sub> – 0.5 | _ | V | | Output low voltage (all input/output and all output pins) I <sub>OL</sub> = 2.0mA | V <sub>OL</sub> | _ | 0.5 | V | A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing is performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. #### **Electrical Characteristics** Table 14. DC Electrical Specifications (continued)<sup>1</sup> | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------|------------------|-----------------------|--------|------| | Output high voltage (high drive) I <sub>OH</sub> = -5 mA | V <sub>OH</sub> | V <sub>DD</sub> – 0.5 | _ | V | | Output low voltage (high drive)<br>I <sub>OL</sub> = 5 mA | V <sub>OL</sub> | | 0.5 | V | | Output high voltage (low drive)<br>I <sub>OH</sub> = -2 mA | V <sub>OH</sub> | V <sub>DD</sub> - 0.5 | _ | V | | Output low voltage (low drive) I <sub>OL</sub> = 2 mA | V <sub>OL</sub> | _ | 0.5 | V | | Weak internal pull Up device current, tested at V <sub>IL</sub> Max. <sup>2</sup> | I <sub>APU</sub> | -10 | -130 | μΑ | | Input Capacitance <sup>3</sup> • All input-only pins • All input/output (three-state) pins | C <sub>in</sub> | _<br>_ | 7<br>7 | pF | <sup>&</sup>lt;sup>1</sup> Refer to Table 15 for additional PLL specifications. ## 2.7 Clock Source Electrical Specifications ## Table 15. Oscillator and PLL Specifications (V<sub>DD</sub> and V<sub>DDPLL</sub> = 2.7 to 3.6 V, V<sub>SS</sub> = V<sub>SSPLL</sub> = 0 V) | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------|------------------------------------------|----------------------------|------------------------------------------------------|--------------------| | Clock Source Frequency Range of EXTAL Frequency Range • Crystal • External <sup>1</sup> | f <sub>crystal</sub><br>f <sub>ext</sub> | 0.5<br>0 | 48.0<br>50.0 or 60.0 | MHz | | PLL reference frequency range | f <sub>ref_pll</sub> | 2 | 10.0 | MHz | | System frequency <sup>2</sup> • External clock mode • On-chip PLL frequency | f <sub>sys</sub> | 0<br>f <sub>ref</sub> / 32 | 66.67 or 80 <sup>3</sup><br>66.67 or 80 <sup>3</sup> | MHz | | Loss of reference frequency 4, 6 | f <sub>LOR</sub> | 100 | 1000 | kHz | | Self clocked mode frequency <sup>5</sup> | f <sub>SCM</sub> | 1 | 5 | MHz | | Crystal start-up time <sup>6, 7</sup> | t <sub>cst</sub> | _ | 0.1 | ms | | EXTAL input high voltage • External reference | V <sub>IHEXT</sub> | 2.0 | $V_{DD}$ | V | | EXTAL input low voltage • External reference | V <sub>ILEXT</sub> | V <sub>SS</sub> | 0.8 | V | | PLL lock time <sup>4,8</sup> | t <sub>lpll</sub> | _ | 500 | μS | | Duty cycle of reference <sup>4</sup> | t <sub>dc</sub> | 40 | 60 | % f <sub>ref</sub> | $<sup>^{2}\,\,</sup>$ Refer to Table 4 for pins having internal pull-up devices. <sup>&</sup>lt;sup>3</sup> This parameter is characterized before qualification rather than 100% tested. #### Table 15. Oscillator and PLL Specifications (continued) (V<sub>DD</sub> and V<sub>DDPLL</sub> = 2.7 to 3.6 V, V<sub>SS</sub> = V<sub>SSPLL</sub> = 0 V) | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|-----------|--------------------| | Frequency un-LOCK range | f <sub>UL</sub> | -1.5 | 1.5 | % f <sub>ref</sub> | | Frequency LOCK range | f <sub>LCK</sub> | -0.75 | 0.75 | % f <sub>ref</sub> | | CLKOUT period jitter <sup>4, 5, 9, 10</sup> , measured at f <sub>SYS</sub> Max • Peak-to-peak (clock edge to clock edge) • Long term (averaged over 2 ms interval) | C <sub>jitter</sub> | | 10<br>.01 | % f <sub>sys</sub> | | On-chip oscillator frequency | f <sub>oco</sub> | 7.84 | 8.16 | MHz | <sup>&</sup>lt;sup>1</sup> In external clock mode, it is possible to run the chip directly from an external clock source without enabling the PLL. ## 2.8 USB Operation **Table 16. USB Operation Specifications** | Characteristic | Symbol | Value | Unit | |--------------------------------------|--------------------------|-------|------| | Minimum core speed for USB operation | f <sub>sys_USB_min</sub> | 16 | MHz | ## 2.9 Mini-FlexBus External Interface Specifications A multi-function external bus interface called Mini-FlexBus is provided with basic functionality to interface to slave-only devices up to a maximum bus frequency of 80MHz. It can be directly connected to asynchronous or synchronous devices such as external boot ROMs, flash memories, gate-array logic, or other simple target (slave) devices with little or no additional circuitry. For asynchronous devices a simple chip-select based interface can be used. All processor bus timings are synchronous; that is, input setup/hold and output delay are given in respect to the rising edge of a reference clock, MB CLK. The MB CLK frequency is half the internal system bus frequency. The following timing numbers indicate when data is latched or driven onto the external bus, relative to the Mini-FlexBus output clock (MB\_CLK). All other timing relationships can be derived from these values. <sup>&</sup>lt;sup>2</sup> All internal registers retain data at 0 Hz. <sup>&</sup>lt;sup>3</sup> Depending on packaging; see Table 12. <sup>&</sup>lt;sup>4</sup> Loss of Reference Frequency is the reference frequency detected internally, which transitions the PLL into self clocked mode. Self clocked mode frequency is the frequency at which the PLL operates when the reference frequency falls below f<sub>LOR</sub> with default MFD/RFD settings. <sup>&</sup>lt;sup>6</sup> This parameter is characterized before qualification rather than 100% tested. Proper PC board layout procedures must be followed to achieve specifications. This specification applies to the period required for the PLL to relock after changing the MFD frequency control bits in the synthesizer control register (SYNCR). Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>sys</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via V<sub>DDPLL</sub> and V<sub>SSPLL</sub> and variation in crystal oscillator frequency increase the C<sub>jitter</sub> percentage for a given interval. $<sup>^{10}\,\</sup>mathrm{Based}$ on slow system clock of 40 MHz measured at $\mathrm{f}_{\mathrm{sys}}\,\mathrm{max}.$ **Table 17. Mini-FlexBus AC Timing Specifications** | Num | Characteristic | Min | Max | Unit | Notes | |-----|------------------------|------|-----|------|-------| | | Frequency of Operation | _ | 80 | MHz | | | MB1 | Clock Period | 12.5 | _ | ns | | | MB2 | Output Valid | _ | 8 | ns | 1 | | MB3 | Output Hold | 2 | _ | ns | 1 | | MB4 | Input Setup | 6 | _ | ns | 2 | | MB5 | Input Hold | 0 | _ | ns | 2 | <sup>1</sup> Specification is valid for all MB\_A[19:0], MB\_D[7:0], MB\_CS[1:0], MB\_OE, MB\_R/W, and MB\_ALE. <sup>&</sup>lt;sup>2</sup> Specification is valid for all MB\_D[7:0]. Figure 5. Mini-FlexBus Read Timing Figure 6. Mini-FlexBus Write Timing # 2.10 Fast Ethernet Timing Specifications The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface. # 2.10.1 Receive Signal Timing Specifications The following timing specs meet the requirements for MII and 7-Wire style interfaces for a range of transceiver devices. **Table 18. Receive Signal Timing** | Num | Characteristic | | <b>l</b> ode | Unit | | |--------|--------------------------------------------------|---------|--------------|--------------|--| | INGIII | Onaracteristic | Min Max | | Omi | | | _ | RXCLK frequency | _ | 25 | MHz | | | E1 | RXD[n:0], RXDV, RXER to RXCLK setup <sup>1</sup> | 5 | _ | ns | | | E2 | RXCLK to RXD[n:0], RXDV, RXER hold <sup>1</sup> | 5 | _ | ns | | | E3 | RXCLK pulse width high | 35% | 65% | RXCLK period | | | E4 | RXCLK pulse width low | 35% | 65% | RXCLK period | | <sup>1</sup> In MII mode, n = 3 Figure 7. MII Receive Signal Timing Diagram ## 2.10.2 Transmit Signal Timing Specifications **Table 19. Transmit Signal Timing** | Num | Characteristic | MII Mode | | Unit | |--------|----------------------------------------------------|----------|-----|--------------------| | IVUIII | Characteristic | Min Max | | Omt | | _ | TXCLK frequency | _ | 25 | MHz | | E5 | TXCLK to TXD[n:0], TXEN, TXER invalid <sup>1</sup> | 5 | _ | ns | | E6 | TXCLK to TXD[n:0], TXEN, TXER valid <sup>1</sup> | _ | 25 | ns | | E7 | TXCLK pulse width high | 35% | 65% | t <sub>TXCLK</sub> | | E8 | TXCLK pulse width low | 35% | 65% | t <sub>TXCLK</sub> | <sup>1</sup> In MII mode, n = 3 Figure 8. MII Transmit Signal Timing Diagram ## 2.10.3 Asynchronous Input Signal Timing Specifications **Table 20. MII Transmit Signal Timing** | Num | Characteristic | Min | Max | Unit | |-----|------------------------------|-----|-----|--------------| | E9 | CRS, COL minimum pulse width | 1.5 | _ | TXCLK period | Figure 9. MII Async Inputs Timing Diagram ## 2.10.4 MII Serial Management Timing Specifications **Table 21. MII Serial Management Channel Signal Timing** | Num | Characteristic | Symbol | Min | Max | Unit | |-----|----------------------------|------------------|-----|-----|--------------------| | E10 | MDC cycle time | t <sub>MDC</sub> | 400 | _ | ns | | E11 | MDC pulse width | | 40 | 60 | % t <sub>MDC</sub> | | E12 | MDC to MDIO output valid | | _ | 375 | ns | | E13 | MDC to MDIO output invalid | | 25 | _ | ns | | E14 | MDIO input to MDC setup | | 10 | _ | ns | | E15 | MDIO input to MDC hold | | 0 | _ | ns | Figure 10. MII Serial Management Channel Timing Diagram ## 2.11 General Purpose I/O Timing GPIO can be configured for certain pins of the QSPI, DDR Control, timer, UART, Interrupt and USB interfaces. When in GPIO mode, the timing specification for these pins is given in Table 22 and Figure 11. The GPIO timing is met under the following load test conditions: - 50 pF / 50 $\Omega$ for high drive - 25 pF / 25 $\Omega$ for low drive **Table 22. GPIO Timing** | NUM | Characteristic | Symbol | Min | Max | Unit | |-----|------------------------------------|--------------------|-----|-----|------| | G1 | CLKOUT High to GPIO Output Valid | t <sub>CHPOV</sub> | _ | 10 | ns | | G2 | CLKOUT High to GPIO Output Invalid | t <sub>CHPOI</sub> | 1.5 | _ | ns | | G3 | GPIO Input Valid to CLKOUT High | t <sub>PVCH</sub> | 9 | _ | ns | | G4 | CLKOUT High to GPIO Input Invalid | t <sub>CHPI</sub> | 1.5 | _ | ns | #### **Electrical Characteristics** Figure 11. GPIO Timing ## 2.12 Reset Timing ### **Table 23. Reset and Configuration Override Timing** $$(V_{DD} = 2.7 \text{ to } 3.6 \text{ V}, V_{SS} = 0 \text{ V}, T_A = T_L \text{ to } T_H)^1$$ | NUM | Characteristic | Symbol | Min | Max | Unit | |-----|------------------------------------|--------------------|-----|-----|------------------| | R1 | RSTI input valid to CLKOUT High | t <sub>RVCH</sub> | 9 | _ | ns | | R2 | CLKOUT High to RSTI Input invalid | t <sub>CHRI</sub> | 1.5 | _ | ns | | R3 | RSTI input valid time <sup>2</sup> | t <sub>RIVT</sub> | 5 | _ | t <sub>CYC</sub> | | R4 | CLKOUT High to RSTO Valid | t <sub>CHROV</sub> | _ | 10 | ns | <sup>&</sup>lt;sup>1</sup> All AC timing is shown with respect to 50% V<sub>DD</sub> levels unless otherwise noted. <sup>&</sup>lt;sup>2</sup> During low power STOP, the synchronizers for the RSTI input are bypassed and RSTI is asserted asynchronously to the system. Thus, RSTI must be held a minimum of 100 ns. Figure 12. RSTI and Configuration Override Timing # 2.13 I<sup>2</sup>C Input/Output Timing Specifications Table 24 lists specifications for the I<sup>2</sup>C input timing parameters shown in Figure 13. Table 24. I<sup>2</sup>C Input Timing Specifications between I2C\_SCL and I2C\_SDA | Num | Characteristic | Min | Max | Units | |-----|---------------------------------------------------------------------------|----------------------|-----|-------| | 11 | Start condition hold time | 2 × t <sub>CYC</sub> | _ | ns | | 12 | Clock low period | 8 × t <sub>CYC</sub> | _ | ns | | 13 | SCL/SDA rise time ( $V_{IL} = 0.5 \text{ V to } V_{IH} = 2.4 \text{ V}$ ) | _ | 1 | ms | | 14 | Data hold time | 0 | _ | ns | | 15 | SCL/SDA fall time ( $V_{IH} = 2.4 \text{ V to } V_{IL} = 0.5 \text{ V}$ ) | _ | 1 | ms | | 16 | Clock high time | $4 \times t_{CYC}$ | _ | ns | | 17 | Data setup time | 0 | _ | ns | | 18 | Start condition setup time (for repeated start condition only) | 2 × t <sub>CYC</sub> | _ | ns | | 19 | Stop condition setup time | 2 × t <sub>CYC</sub> | _ | ns | Table 25 lists specifications for the I<sup>2</sup>C output timing parameters shown in Figure 13. Table 25. I<sup>2</sup>C Output Timing Specifications between I2C SCL and I2C SDA | Num | Characteristic | Min | Max | Units | |-----------------|-----------------------------------------------------------------------------------|-----------------------|-----|-------| | 11 <sup>1</sup> | Start condition hold time | 6 × t <sub>CYC</sub> | _ | ns | | 12 <sup>1</sup> | Clock low period | 10 × t <sub>CYC</sub> | _ | ns | | 13 <sup>2</sup> | I2C_SCL/I2C_SDA rise time $(V_{IL} = 0.5 \text{ V to } V_{IH} = 2.4 \text{ V})$ | _ | _ | μs | | 14 <sup>1</sup> | Data hold time | 7 × t <sub>CYC</sub> | _ | ns | | 15 <sup>3</sup> | I2C_SCL/I2C_SDA fall time<br>(V <sub>IH</sub> = 2.4 V to V <sub>IL</sub> = 0.5 V) | _ | 3 | ns | | 16 <sup>1</sup> | Clock high time | 10 × t <sub>CYC</sub> | _ | ns | | 17 <sup>1</sup> | Data setup time | $2 \times t_{CYC}$ | _ | ns | | 18 <sup>1</sup> | Start condition setup time (for repeated start condition only) | 20 × t <sub>CYC</sub> | _ | ns | | 19 <sup>1</sup> | Stop condition setup time | 10 × t <sub>CYC</sub> | _ | ns | Output numbers depend on the value programmed into the IFDR; an IFDR programmed with the maximum frequency (IFDR = 0x20) results in minimum output timings as shown in Table 25. The I<sup>2</sup>C interface is designed to scale the actual data transition time to move it to the middle of the SCL low period. The actual position is affected by the prescale and division values programmed into the IFDR; however, the numbers given in Table 25 are minimum values. MCF52259 ColdFire Microcontroller, Rev. 0 Because SCL and SDA are open-collector-type outputs, which the processor can only actively drive low, the time SCL or SDA take to reach a high level depends on external signal capacitance and pull-up resistor values. <sup>&</sup>lt;sup>3</sup> Specified at a nominal 50-pF load. ### **Electrical Characteristics** Figure 13 shows timing for the values in Table 24 and Table 25. Figure 13. I<sup>2</sup>C Input/Output Timings # 2.14 Analog-to-Digital Converter (ADC) Parameters Table 26 lists specifications for the analog-to-digital converter. ### Table 26. ADC Parameters<sup>1</sup> | Name | Characteristic | Min | Typical | Max | Unit | |---------------------|---------------------------------------------------------------------|-----------------------------|---------------|-----------------------------|--------------------------------------| | V <sub>REFL</sub> | Low reference voltage | V <sub>SSA</sub> | _ | V <sub>SSA</sub><br>+ 50 mV | V | | V <sub>REFH</sub> | High reference voltage | V <sub>DDA</sub><br>- 50 mV | _ | V <sub>DDA</sub> | V | | $V_{DDA}$ | ADC analog supply voltage | 3.1 | 3.3 | 3.6 | V | | V <sub>ADIN</sub> | Input voltages | $V_{REFL}$ | _ | $V_{REFH}$ | V | | RES | Resolution | 12 | _ | 12 | Bits | | INL | Integral non-linearity (full input signal range) <sup>2</sup> | _ | ±2.5 | ±3 | LSB <sup>3</sup> | | INL | Integral non-linearity (10% to 90% input signal range) <sup>4</sup> | _ | ±2.5 | ±3 | LSB | | DNL | Differential non-linearity | _ | -1 < DNL < +1 | <+1 | LSB | | | Monotonicity | GUARANTEED | | | | | f <sub>ADIC</sub> | ADC internal clock | 0.1 | _ | 5.0 | MHz | | R <sub>AD</sub> | Conversion range | V <sub>REFL</sub> | _ | V <sub>REFH</sub> | V | | t <sub>ADPU</sub> | ADC power-up time <sup>5</sup> | _ | 6 | 13 | t <sub>AIC</sub> cycles <sup>6</sup> | | t <sub>REC</sub> | Recovery from auto standby | _ | 0 | 1 | t <sub>AIC</sub> cycles | | t <sub>ADC</sub> | Conversion time | _ | 6 | _ | t <sub>AIC</sub> cycles | | t <sub>ADS</sub> | Sample time | _ | 1 | _ | t <sub>AIC</sub> cycles | | C <sub>ADI</sub> | Input capacitance | _ | See Figure 14 | _ | pF | | X <sub>IN</sub> | Input impedance | _ | See Figure 14 | _ | W | | I <sub>ADI</sub> | Input injection current <sup>7</sup> , per pin | _ | _ | 3 | mA | | I <sub>VREFH</sub> | V <sub>REFH</sub> current | _ | 0 | _ | mA | | V <sub>OFFSET</sub> | Offset voltage internal reference | _ | ±8 | ±15 | mV | | E <sub>GAIN</sub> | Gain error (transfer path) | .99 | 1 | 1.01 | _ | | V <sub>OFFSET</sub> | Offset voltage external reference | _ | ±3 | 9 | mV | 43 | Table 26. ADC Parameters <sup>1</sup> (co | ontinued) | |-------------------------------------------|-----------| |-------------------------------------------|-----------| | Name | Characteristic | Min | Typical | Max | Unit | |-------|---------------------------------|-----|------------|-----|------| | SNR | Signal-to-noise ratio | _ | 62 to 66 | _ | dB | | THD | Total harmonic distortion | _ | <b>−75</b> | _ | dB | | SFDR | Spurious free dynamic range | _ | 67 to 70.3 | _ | dB | | SINAD | Signal-to-noise plus distortion | _ | 61 to 63.9 | _ | dB | | ENOB | Effective number of bits | 9.1 | 10.6 | _ | Bits | All measurements are preliminary pending full characterization, and made at $V_{DD} = 3.3V$ , $V_{REFH} = 3.3V$ , and $V_{REFL} = ground$ ## 2.15 Equivalent Circuit for ADC Inputs Figure 10-17 shows the ADC input circuit during sample and hold. S1 and S2 are always open/closed at the same time that S3 is closed/open. When S1/S2 are closed & S3 is open, one input of the sample and hold circuit moves to $(V_{REFH}-V_{REFL})/2$ , while the other charges to the analog input voltage. When the switches are flipped, the charge on C1 and C2 are averaged via S3, with the result that a single-ended analog input is switched to a differential voltage centered about $(V_{REFH}-V_{REFL})/2$ . The switches switch on every cycle of the ADC clock (open one-half ADC clock, closed one-half ADC clock). There are additional capacitances associated with the analog input pad, routing, etc., but these do not filter into the S/H output voltage, as S1 provides isolation during the charge-sharing phase. One aspect of this circuit is that there is an on-going input current, which is a function of the analog input voltage, $V_{REF}$ and the ADC clock frequency. - 1. Parasitic capacitance due to package, pin-to-pin and pin-to-package base coupling; 1.8pF - 2. Parasitic capacitance due to the chip bond pad, ESD protection devices and signal routing; 2.04pF - 3. Equivalent resistance for the channel select mux; $100 \Omega s$ - 4. Sampling capacitor at the sample and hold circuit. Capacitor C1 is normally disconnected from the input and is only connected to it at sampling time; 1.4pF - 5. Equivalent input impedance, when the input is selected = $\frac{1}{\text{(ADC Clock Rate)} \times (1.4 \times 10^{-12})}$ Figure 14. Equivalent Circuit for A/D Loading $<sup>^{2}</sup>$ INL measured from $V_{IN} = V_{REFL}$ to $V_{IN} = V_{REFH}$ <sup>3</sup> LSB = Least Significant Bit <sup>&</sup>lt;sup>4</sup> INL measured from $V_{IN} = 0.1V_{REFH}$ to $V_{IN} = 0.9V_{REFH}$ <sup>&</sup>lt;sup>5</sup> Includes power-up of ADC and V<sub>RFF</sub> <sup>6</sup> ADC clock cycles Current that can be injected or sourced from an unselected ADC signal input without impacting the performance of the ADC ## 2.16 DMA Timers Timing Specifications Table 27 lists timer module AC timings. **Table 27. Timer Module AC Timing Specifications** | Name | Characteristic <sup>1</sup> | Min | Max | Unit | |------|-------------------------------------------|----------------------|-----|------| | T1 | DTIN0 / DTIN1 / DTIN2 / DTIN3 cycle time | $3 \times t_{CYC}$ | _ | ns | | T2 | DTIN0 / DTIN1 / DTIN2 / DTIN3 pulse width | 1 × t <sub>CYC</sub> | _ | ns | All timing references to CLKOUT are given to its rising edge. ## 2.17 QSPI Electrical Specifications Table 28 lists QSPI timings. **Table 28. QSPI Modules AC Timing Specifications** | Name | Characteristic | Min | Max | Unit | |------|--------------------------------------------------|-----|-----|------------------| | QS1 | QSPI_CS[3:0] to QSPI_CLK | 1 | 510 | t <sub>CYC</sub> | | QS2 | QSPI_CLK high to QSPI_DOUT valid | _ | 10 | ns | | QS3 | QSPI_CLK high to QSPI_DOUT invalid (Output hold) | 2 | _ | ns | | QS4 | QSPI_DIN to QSPI_CLK (Input setup) | 9 | _ | ns | | QS5 | QSPI_DIN to QSPI_CLK (Input hold) | 9 | _ | ns | The values in Table 28 correspond to Figure 15. # 2.18 JTAG and Boundary Scan Timing Table 29. JTAG and Boundary Scan Timing | Num | Characteristics <sup>1</sup> | Symbol | Min | Max | Unit | |-----|----------------------------------------------------|---------------------|----------------------|-----|--------------------| | J1 | TCLK frequency of operation | f <sub>JCYC</sub> | DC | 1/4 | f <sub>sys/2</sub> | | J2 | TCLK cycle period | t <sub>JCYC</sub> | 4 × t <sub>CYC</sub> | _ | ns | | J3 | TCLK clock pulse width | t <sub>JCW</sub> | 26 | _ | ns | | J4 | TCLK rise and fall times | t <sub>JCRF</sub> | 0 | 3 | ns | | J5 | Boundary scan input data setup time to TCLK rise | t <sub>BSDST</sub> | 4 | _ | ns | | J6 | Boundary scan input data hold time after TCLK rise | t <sub>BSDHT</sub> | 26 | _ | ns | | J7 | TCLK low to boundary scan output data valid | t <sub>BSDV</sub> | 0 | 33 | ns | | J8 | TCLK low to boundary scan output high Z | t <sub>BSDZ</sub> | 0 | 33 | ns | | J9 | TMS, TDI input data setup time to TCLK rise | t <sub>TAPBST</sub> | 4 | _ | ns | | J10 | TMS, TDI Input data hold time after TCLK rise | t <sub>TAPBHT</sub> | 10 | _ | ns | | J11 | TCLK low to TDO data valid | t <sub>TDODV</sub> | 0 | 26 | ns | | J12 | TCLK low to TDO high Z | t <sub>TDODZ</sub> | 0 | 8 | ns | | J13 | TRST assert time | t <sub>TRSTAT</sub> | 100 | _ | ns | | J14 | TRST setup time (negation) to TCLK high | t <sub>TRSTST</sub> | 10 | _ | ns | <sup>1</sup> JTAG\_EN is expected to be a static signal. Hence, it is not associated with any timing. Figure 16. Test Clock Input Timing #### **Electrical Characteristics** Figure 17. Boundary Scan (JTAG) Timing **Figure 18. Test Access Port Timing** 47 ## 2.19 Debug AC Timing Specifications Table 30 lists specifications for the debug AC timing parameters shown in Figure 21. **Table 30. Debug AC Timing Specification** | Num | Characteristic | 66/80 | Units | | |-----------------|-------------------------------------------|----------------------|-------|--------| | | | Min | Max | Offics | | D1 | PST, DDATA to CLKOUT setup | 4 | _ | ns | | D2 | CLKOUT to PST, DDATA hold | 1.5 | _ | ns | | D3 | DSI-to-DSCLK setup | 1 × t <sub>CYC</sub> | _ | ns | | D4 <sup>1</sup> | DSCLK-to-DSO hold | 4 × t <sub>CYC</sub> | _ | ns | | D5 | DSCLK cycle time | 5 × t <sub>CYC</sub> | _ | ns | | D6 | BKPT input data setup time to CLKOUT rise | 4 | _ | ns | | D7 | BKPT input data hold time to CLKOUT rise | 1.5 | _ | ns | | D8 | CLKOUT high to BKPT high Z | 0.0 | 10.0 | ns | DSCLK and DSI are synchronized internally. D4 is measured from the synchronized DSCLK input relative to the rising edge of CLKOUT. Figure 20 shows real-time trace timing for the values in Table 30. Figure 20. Real-Time Trace AC Timing #### **Package Information** Figure 21 shows BDM serial port AC timing for the values in Table 30. Figure 21. BDM Serial Port AC Timing # 3 Package Information The latest package outline drawings are available on the product summary pages on http://www.freescale.com/coldfire. Table 31 lists the case outline numbers per device. Use these numbers in the web page's keyword search engine to find the latest package outline drawings. | Device | Package Type | Case Outline Numbers | |----------|------------------|----------------------| | MCF52252 | | | | MCF52254 | 100 LQFP | 98ASS23308W | | MCF52255 | | | | MCF52256 | 144 LQFP | 98ASS23177W | | MCF52258 | or<br>144 MAPBGA | | | MCF52259 | | 98ASH70694A | **Table 31. Package Information** ### THIS PAGE INTENTIONALLY BLANK MCF52259 ColdFire Microcontroller, Rev. 0 #### How to Reach Us: Home Page: www.freescale.com Web Support: http://www.freescale.com/support **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Document Number: MCF52259 Rev. 0 12/2008 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2008. All rights reserved.