## 8Mb LOW VOLTAGE, ULTRA LOW POWER PSEUDO CMOS STATIC RAM **AUGUST 2014** ### **FEATURES** - High-speed access time: - 70ns (IS66WV51216DALL, IS66/67WV51216DBLL) - 55ns (IS66/67WV51216DBLL) - · CMOS low power operation - Single power supply - $-V_{DD} = 1.7V-1.95V (IS66WV51216DALL)$ - $-V_{DD} = 2.5V-3.6V (IS66/67WV51216DBLL)$ - Three state outputs - Data control for upper and lower bytes - · Industrial temperature available - Lead-free available ### **DESCRIPTION** The *ISSI* IS66WV51216DALL and IS66/67WV51216DBLL are high-speed, 8M bit static RAMs organized as 512K words by 16 bits. It is fabricated using *ISSI*'s high-performance CMOS technology. This highly reliable process coupled with innovative circuit design techniques, yields high-performance and low power consumption devices. When $\overline{\text{CS1}}$ is HIGH (deselected) or when CS2 is LOW (deselected) or when $\overline{\text{CS1}}$ is LOW, CS2 is HIGH and both $\overline{\text{LB}}$ and $\overline{\text{UB}}$ are HIGH, the device assumes a standby mode at which the power dissipation can be reduced down with CMOS input levels. Easy memory expansion is provided by using Chip Enable and Output Enable inputs. The active LOW Write Enable $\overline{\text{(WE)}}$ controls both writing and reading of the memory. A data byte allows Upper Byte $\overline{\text{(UB)}}$ and Lower Byte $\overline{\text{(LB)}}$ access. The IS66WV51216DALL and IS66/67WV51216DBLL are packaged in the JEDEC standard 48-ball mini BGA (6mm $\times$ 8mm) and 44-Pin TSOP (TYPE II). The device is aslo available for die sales. ### **FUNCTIONAL BLOCK DIAGRAM** Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that: a.) the risk of injury or damage has been minimized; b.) the user assume all such risks; and c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances ### **PIN CONFIGURATIONS:** ## 48-Ball mini BGA (6mm x 8mm) ## 44-Pin TSOP (Type II) ## **PIN DESCRIPTIONS** | A0-A18 | Address Inputs | |---------------|---------------------------------| | I/O0-I/O15 | Data Inputs/Outputs | | CS1, CS2 | Chip Enable Input | | ŌĒ | Output Enable Input | | WE | Write Enable Input | | LB | Lower-byte Control (I/O0-I/O7) | | <del>UB</del> | Upper-byte Control (I/O8-I/O15) | | NC | No Connection | | VDD | Power | | GND | Ground | ## **TRUTH TABLE** | | | | | | I/O PIN | | | | | |-----------------|----|-----|-----|----|---------|----|--------------|--------------|-------------| | Mode | WE | CS1 | CS2 | ŌĒ | ĪΒ | ŪB | 1/00-1/07 | I/O8-I/O15 | VDD Current | | Not Selected | Х | Н | Х | Х | Х | Х | High-Z | High-Z | ISB1, ISB2 | | | Χ | Χ | L | Χ | Χ | Χ | High-Z | High-Z | ISB1, ISB2 | | | Χ | X | Χ | Χ | Н | Н | High-Z | High-Z | ISB1, ISB2 | | Output Disabled | Н | L | Н | Н | L | Х | High-Z | High-Z | Icc | | | Н | L | Н | Н | Χ | L | High-Z | High-Z | Icc | | Read | Н | L | Н | L | L | Н | <b>D</b> оит | High-Z | Icc | | | Н | L | Н | L | Н | L | High-Z | <b>D</b> оит | | | | Н | L | Н | L | L | L | <b>D</b> ouт | <b>D</b> оит | | | Write | L | L | Н | Х | L | Н | Din | High-Z | Icc | | | L | L | Н | Χ | Н | L | High-Z | DIN | | | | L | L | Н | Χ | L | L | DIN | DIN | | ### Note: CS2 input signal pin is only available for 48-ball mini BGA package parts. CS2 input is internally enabled for 44-pin TSOP-II package parts. ## **OPERATING RANGE (VDD)** | Range | Ambient Temperature | IS66WV51216DALL<br>(70ns) | IS66WV51216DBLL<br>(55ns, 70ns) | IS67WV51216DBLL<br>(55ns, 70ns) | |----------------|---------------------|---------------------------|---------------------------------|---------------------------------| | Industrial | -40°C to +85°C | 1.7V - 1.95V | 2.5V - 3.6V | _ | | Automotive, A1 | -40°C to +85°C | _ | _ | 2.5V - 3.6V | | Automotive, A2 | –40°C to +105°C | _ | - | 2.5V - 3.6V | ### **POWER-UP INITIALIZATION** IS66WV512616DALL/DBLL and IS67WV512616DBLL include an on-chip voltage sensor used to launch the power-up initialization process. When VDD reaches a stable level at or above the VDD (min), the device will require 50µs to complete its self-initialization process. During the initialization period, $\overline{CS}$ should remain HIGH. When initialization is complete, the device is ready for normal operation. ### ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Parameter | Value | Unit | |--------|--------------------------------------|-----------------|------| | VTERM | Terminal Voltage with Respect to GND | -0.2 to VDD+0.3 | V | | TBIAS | Temperature Under Bias | -40 to +85 | °C | | VDD | VDD Related to GND | -0.2 to +3.8 | V | | Тѕтс | Storage Temperature | -65 to +150 | °C | | Рт | Power Dissipation | 1.0 | W | #### Note: ## DC ELECTRICAL CHARACTERISTICS (Over Operating Range) ## $V_{DD} = 2.5V-3.6V$ | Symbol | Parameter | Test Conditions VDD | Min. | Max. | Unit | |--------|-----------------------|------------------------------------|------|-----------------------|------| | Vон | Output HIGH Voltage | Iон = -1 mA 2.5-3.6V | 2.2 | _ | V | | Vol | Output LOW Voltage | loL = 2.1 mA 2.5-3.6V | _ | 0.4 | V | | VIH | Input HIGH Voltage(1) | 2.5-3.6V | 2.2 | V <sub>DD</sub> + 0.3 | V | | VIL | Input LOW Voltage(1) | 2.5-3.6V | -0.2 | 0.6 | V | | lu | Input Leakage | $GND \leq Vin \leq Vdd$ | -1 | 1 | μA | | ILO | Output Leakage | GND ≤ Vout ≤ Vdd, Outputs Disabled | -1 | 1 | μA | ### Notes: ## DC ELECTRICAL CHARACTERISTICS (Over Operating Range) ### $V_{DD} = 1.7V - 1.95V$ | Symbol | Parameter | Test Conditions | V <sub>DD</sub> | Min. | Max. | Unit | |--------|-----------------------|-----------------------------|------------------|------|-----------------------|------| | Vон | Output HIGH Voltage | Iон = -0.1 mA | 1.7-1.95V | 1.4 | <u> </u> | V | | Vol | Output LOW Voltage | IoL = 0.1 mA | 1.7-1.95V | _ | 0.2 | V | | VIH | Input HIGH Voltage(1) | | 1.7-1.95V | 1.4 | V <sub>DD</sub> + 0.2 | V | | VIL | Input LOW Voltage(1) | | 1.7-1.95V | -0.2 | 0.4 | V | | ILI | Input Leakage | $GND \leq Vin \leq Vdd$ | | -1 | 1 | μA | | ILO | Output Leakage | $GND \leq Vout \leq Vdd, C$ | Outputs Disabled | -1 | 1 | μΑ | Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. <sup>1.</sup> VILL (min.) = -2.0V AC (pulse width < 10ns). Not 100% tested. VIHH (max.) = VDD + 2.0V AC (pulse width < 10ns). Not 100% tested. VILL (min.) = -1.0V AC (pulse width < 10ns). Not 100% tested.</li> VIHH (max.) = VDD + 1.0V AC (pulse width < 10ns). Not 100% tested.</li> ## CAPACITANCE<sup>(1)</sup> | Symbol | Parameter | Conditions | Max. | Unit | | |--------|--------------------------|---------------|------|------|--| | CIN | Input Capacitance | $V_{IN} = 0V$ | 8 | pF | | | Соит | Input/Output Capacitance | Vout = 0V | 10 | pF | | #### Note: ## **ACTEST CONDITIONS** | Parameter | 1.7V-1.95V<br>(Unit) | 2.5V-3.6V<br>(Unit) | | |---------------------------------------------|------------------------------|---------------------|--| | Input Pulse Level | 0.4V to V <sub>DD</sub> -0.2 | 0.4V to VDD-0.3V | | | Input Rise and Fall Times | 5 ns | 5ns | | | Input and Output Timing and Reference Level | Vref | VREF | | | Output Load | See Figures 1 and 2 | See Figures 1 and 2 | | | | 1.7V - 1.95V | 2.5V - 3.6V | |-------|--------------|-------------| | R1(Ω) | 3070 | 1029 | | R2(Ω) | 3150 | 1728 | | VREF | 0.9V | 1.4V | | Vтм | 1.8V | 2.8V | ## **ACTEST LOADS** Figure 1 Figure 2 <sup>1.</sup> Tested initially and after any design or process changes that may affect these parameters. 1.7V-1.95V POWER SUPPLY CHARACTERISTICS (Over Operating Range) | Symbol | Parameter | Test Conditions | | Max.<br>70ns | Unit | |--------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------|------| | Icc | VDD Dynamic Operating<br>Supply Current | $V_{DD} = Max.,$ $I_{OUT} = 0 \text{ mA}, f = f_{MAX}$ $All \text{ Inputs } 0.4V$ $or V_{DD} - 0.2V$ | Com.<br>Ind.<br>Auto. | 20<br>25<br>30 | mA | | lcc1 | Operating Supply<br>Current | $V_{DD} = Max., \overline{CS1} = 0.2V$ $\overline{WE} = V_{DD} - 0.2V$ $CS2 = V_{DD} - 0.2V, f = 1_{MHZ}$ | Com.<br>Ind.<br>Auto. | 4<br>4<br>10 | mA | | ISB1 | TTL Standby Current<br>(TTL Inputs) | $\begin{aligned} &V_{DD} = Max., \\ &\underline{V_{IN}} = V_{IH} \text{ or } V_{IL} \\ &\overline{CS1} = V_{IH} \text{ , } CS2 = V_{IL}, \\ &f = 1 \text{ MHz} \end{aligned}$ | Com.<br>Ind.<br>Auтo. | 0.6<br>0.6<br>1 | mA | | | OR | | | | | | | ULB Control | $\frac{V_{DD} = Max., V_{IN} = V_{IH} \text{ or } V_{IL}}{\overline{CS1}} = V_{IL}, f = 0, \overline{UB} = V_{IH}, \overline{L}$ | | | | | ISB2 | CMOS Standby<br>Current (CMOS Inputs) | $\begin{split} & \frac{\text{V}_{\text{DD}} = \text{Max.},}{\text{CS1}} \geq \text{V}_{\text{DD}} - 0.2\text{V},\\ & \text{CS2} \leq 0.2\text{V},\\ & \text{V}_{\text{IN}} \geq \text{V}_{\text{DD}} - 0.2\text{V}, \text{ or}\\ & \text{V}_{\text{IN}} \leq 0.2\text{V}, \text{ f} = 0 \end{split}$ | Com.<br>Ind.<br>Auto. | 100<br>120<br>150 | μΑ | | | OR | | | | | | | ULB Control | $\begin{aligned} &V_{DD} = Max., \ \overline{CS1} = V_{IL}, \ C\\ &\underline{V_{IN}} \geq V_{DD} - 0.2V, \ or \ V_{IN} \leq \\ &\overline{UB} / \overline{LB} = V_{DD} - 0.2V \end{aligned}$ | | | | <sup>1.</sup> At $f = f_{MAX}$ , address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change. 2.5V-3.6V POWER SUPPLY CHARACTERISTICS (Over Operating Range) | Symbol | Parameter | Test Conditions | | Max.<br>55ns | Unit | |--------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------|------| | Icc | VDD Dynamic Operating<br>Supply Current | VDD = Max.,<br>IOUT = 0 mA, f = fMAX<br>All Inputs 0.4V<br>or VDD - 0.3V | Com.<br>Ind.<br>Auto.<br>typ. <sup>(2)</sup> | 25<br>28<br>35<br>15 | mA | | lcc1 | Operating Supply<br>Current | $V_{DD} = Max.$ , $\overline{CS1} = 0.2V$<br>$\overline{WE} = V_{DD} - 0.2V$<br>$CS2 = V_{DD} - 0.2V$ , $f = 1_{MB}$ | Com.<br>Ind.<br>нz <b>A</b> uтo. | 5<br>5<br>10 | mA | | ISB1 | TTL Standby Current<br>(TTL Inputs) | VDD = Max.,<br>VIN = VIH OR VIL<br>CS1 = VIH, CS2 = VIL,<br>f = 1 MHz | Com.<br>Ind.<br>Auto. | 0.6<br>0.6<br>1 | mA | | | OR | | | | | | | ULB Control | $\frac{V_{DD}}{CS1} = Max., V_{IN} = V_{IH} \text{ or } V_{IN}$ | | | | | ISB2 | CMOS Standby<br>Current (CMOS Inputs) | $\begin{split} & \frac{\text{V}_{\text{DD}} = \text{Max.,}}{\text{CS1}} \geq \text{V}_{\text{DD}} - 0.2\text{V,}\\ & \text{CS2} \leq 0.2\text{V,}\\ & \text{V}_{\text{IN}} \geq \text{V}_{\text{DD}} - 0.2\text{V, or}\\ & \text{V}_{\text{IN}} \leq 0.2\text{V, f} = 0 \end{split}$ | Com.<br>Ind.<br>Auto.<br>typ. <sup>(2)</sup> | 100<br>130<br>150<br>75 | μΑ | | | OR | | | | | | | ULB Control | $V_{DD} = Max., \overline{CS1} = V_{IL}$<br>$V_{IN} \ge V_{DD} - 0.2V, \text{ or } V_{IN} \le \overline{UB} / \overline{LB} = V_{DD} - 0.2V$ | | | | At f = fMAX, address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change. Typical values are measured at VDD = 3.0V, TA = 25°C and not 100% tested. ## READ CYCLE SWITCHING CHARACTERISTICS(1) (Over Operating Range) | | | 55 n | IS | 70 ns | 3 | | |------------------------------|--------------------------|------|--------|-------|--------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | trc | Read Cycle Time | 55 | _ | 70 | _ | ns | | taa | Address Access Time | _ | 55 | _ | 70 | ns | | tона | Output Hold Time | 10 | _ | 10 | _ | ns | | tacs1/tacs2 | CS1/CS2 Access Time | _ | 55 | _ | 70 | ns | | <b>t</b> doe | OE Access Time | _ | 25 | _ | 35 | ns | | thzoe(2) | OE to High-Z Output | _ | 20 | _ | 25 | ns | | tlzoe <sup>(2)</sup> | OE to Low-Z Output | 5 | _ | 5 | _ | ns | | thzcs1/thzcs2(2) | CS1/CS2 to High-Z Output | 0 | 20 | 0 | 25 | ns | | tLZCS1/tLZCS2 <sup>(2)</sup> | CS1/CS2 to Low-Z Output | 10 | _ | 10 | _ | ns | | <b>t</b> BA | LB, UB Access Time | _ | 55 | _ | 70 | ns | | tнzв | LB, UB to High-Z Output | 0 | 20 | 0 | 25 | ns | | <b>t</b> LZB | LB, UB to Low-Z Output | 0 | _ | 0 | _ | ns | | tcsm (3) | CS# low pulse width | 55 | 15,000 | 70 | 15,000 | ns | #### Notes: - 1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 0.9V/1.5V, input pulse levels of 0.4 to VDD-0.2V/0.4V to VDD-0.3V and output loading specified in Figure 1. - 2. Tested with the load in Figure 2. Transition is measured ±100 mV from steady-state voltage. Not 100% tested. - 3. Refer to Avoidable Timing and Recommendations for clear definiton. ### **AC WAVEFORMS** **READ CYCLE NO. 1**<sup>(1,2)</sup> (Address Controlled) ( $\overline{CS1} = \overline{OE} = V_{IL}$ , $\overline{CS2} = \overline{WE} = V_{IH}$ , $\overline{UB}$ or $\overline{LB} = V_{IL}$ ) ### **AC WAVEFORMS** **READ CYCLE NO. 2**<sup>(1,3)</sup> ( $\overline{CS1}$ , CS2, $\overline{OE}$ , AND $\overline{UB}/\overline{LB}$ Controlled) - 1. WE is HIGH for a Read Cycle. - 2. The device is continuously selected. $\overline{OE}$ , $\overline{CS1}$ , $\overline{UB}$ , or $\overline{LB}$ = V<sub>IL</sub>. $CS2=\overline{WE}=V_{IH}$ . - 3. Address is valid prior to or coincident with $\overline{\text{CS1}}$ LOW transition. ## WRITE CYCLE SWITCHING CHARACTERISTICS(1,2) (Over Operating Range) | | | 55 | ns | 70 ns | | |----------------------|---------------------------------|------|-----------|--------------------------|------| | Symbol | Parameter | Min. | Max. | Min. Max. | Unit | | twc | Write Cycle Time | 55 | _ | 70 — | ns | | tscs1/tscs | S2 CS1/CS2 to Write End | 45 | _ | 60 — | ns | | taw | Address Setup Time to Write End | 45 | _ | 60 — | ns | | tha | Address Hold from Write End | 0 | _ | 0 — | ns | | <b>t</b> sa | Address Setup Time | 0 | _ | 0 — | ns | | tрwв | LB, UB Valid to End of Write | 45 | _ | 60 — | ns | | tpwE <sup>(4)</sup> | WE Pulse Width | 45 | 15,000(5) | 60 15,000 <sup>(5)</sup> | ns | | tsp | Data Setup to Write End | 25 | _ | 30 — | ns | | thd | Data Hold from Write End | 0 | _ | 0 — | ns | | tHZWE <sup>(3)</sup> | WE LOW to High-Z Output | _ | 20 | — 30 | ns | | tLZWE <sup>(3)</sup> | WE HIGH to Low-Z Output | 5 | | 5 — | ns | #### Notes: - 1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 0.9V/1.5V, input pulse levels of 0.4 to VDD-0.2V/0.4V to VDD-0.3V and output loading specified in Figure 1. - 2. The internal write time is defined by the overlap of CS1 LOW, CS2 HIGH and UB or LB, and WE LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write. - 3. Tested with the load in Figure 2. Transition is measured ±100 mV from steady-state voltage. Not 100% tested. - 4. tpwe > thzwe + tsp when OE is LOW. - 5. Refer to Avoidable Timing and Recommendations for clear definition. ### **AC WAVEFORMS** ## WRITE CYCLE NO. $1^{(1,2)}$ ( $\overline{CS1}$ Controlled, $\overline{OE}$ = HIGH or LOW) - 1. WRITE is an internally generated signal asserted during an overlap of the LOW states on the $\overline{\text{CS1}}$ , CS2 and $\overline{\text{WE}}$ inputs and at least one of the $\overline{\text{LB}}$ and $\overline{\text{UB}}$ inputs being in the LOW state. - 2. WRITE = $(\overline{CS1})$ [ $(\overline{LB})$ = $(\overline{UB})$ ] $(\overline{WE})$ . ## WRITE CYCLE NO. 2 (WE Controlled: OE is HIGH During Write Cycle) ## WRITE CYCLE NO. 3 (WE Controlled: OE is LOW During Write Cycle) ## WRITE CYCLE NO. 4 (UB/LB Controlled) ## **AVOIDABLE TIMING AND RECOMMENDATIONS** ### **AVOIDABLE TIMING AND RECOMMENDATIONS** - 1. PSRAM uses DRAM cell which needs a REFRESH action periodically to retain the information. This REFRESH action is performed internally as part of a READ cycle or when the device is not selected. A hidden REFRESH action has to be executed by the device at least once every 15us. - 2. Figure 2a shows a timing example in which consecutive READ cycles occurs in intervals less than the tRC spec while the device is selected for a period of 15µs. This timing should be avoided because output data from these READ cycles are not guaranteed to be valid due to violation of the tRC spec. This timing also prohibits the device from performing a hidden RE-FRESH action properly. Examples on how to avoid the timing in Figure 2a are shown in Figure 2b and 2c. - 3. Figure 3a shows a timing example in which a single WRITE operation is maintained for a period greater than 15µs. Since a REFRESH action cannot be performed during a WRITE operation, information stored in the device will not be retained if this timing occurs. A WRITE operation is initiated when active LOW signals WE, CS, UB and LB are enabled (logic LOW) but any one of these signals can be disabled (logic HIGH) to complete the WRITE operation. Figure 3b is a timing example of using signal CS being disabled to complete the WRITE operation. - 4. Since a REFRESH action cannot be performed during a WRITE operation, consecutive WRITE cycles occurring for a total period greater than 15μs are not permitted. However, executing consecutive WRITE cycles greater than 15μs is acceptable if either WE, CS, or both UB and LB, are disabled (logic HIGH) for a period of at least 5ns or higher and can be done once or multiple times. An example using CS signal is shown in Figure 4 ### IS66WV51216DALL Industrial Range: -40°C to +85°C Voltage Range: 1.7V to 1.95V | Speed (ns) | Order Part No. | Package | |------------|-----------------------|---------------------------------| | 70 | IS66WV51216DALL-70TLI | TSOP-II, Lead-free | | | IS66WV51216DALL-70BLI | mini BGA (6mm x 8mm), Lead-free | ### IS66WV51216DBLL Industrial Range: -40°C to +85°C Voltage Range: 2.5V to 3.6V | Speed (ns) | Order Part No. | Package | |------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------| | 55 | IS66WV51216DBLL-55TLI<br>T1164A-55TLI<br>IS66WV51216DBLL-55BLI | TSOP-II, Lead-free<br>TSOP-II, Lead-free, SPA 1164A<br>mini BGA (6mm x 8mm), Lead-free | | 70 | IS66WV51216DBLL-70TLI<br>IS66WV51216DBLL-70BLI | TSOP-II, Lead-free<br>mini BGA (6mm x 8mm), Lead-free | ### IS67WV51216DBLL Automotive (A1) Range: -40°C to +85°C Voltage Range: 2.5V to 3.6V | Speed (ns) | Order Part No. | Package | |------------|------------------------|---------------------------------| | 55 | IS67WV51216DBLL-55TLA1 | TSOP-II, Lead-free | | | IS67WV51216DBLL-55BLA1 | mini BGA (6mm x 8mm), Lead-free | | 70 | IS67WV51216DBLL-70TLA1 | TSOP-II, Lead-free | | | IS67WV51216DBLL-70BLA1 | mini BGA (6mm x 8mm), Lead-free |